## EiceDRIVER<sup>™</sup> 2EDL803X

### 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC



### Datasheet

### Features

- Level-shift high-side low-side dual channel driver
- Independent high-side and low-side TTL logic inputs
- 3 A & 4 A source / 6 A sink output current capability
- 120 V absolute maximum boot voltage
- Integrated bootstrap diode
- -10 V to 20 V input pin capability for increased robustness
- -5 A output pin reverse current capability
- -12 V absolute maximum negative voltage on HS
- 8 V to 17 V supply voltage operating range
- UVLO for both high-side and low-side driver
- Fast propagation delay (< 35 ns)
- 2 ns typical delay matching
- Enable / disable functionality in SON10 (3 x 3) package
- Offered in SON8 (4x4), SON10 (4x4) and SON10 (3x3) package
- Specified from -40°C to 125°C operating junction temperature range

### **Potential applications**

- Telecom/Datacom half and full bridge power converters
- Current-fed push-pull converters
- Buck converters
- Two-switch forward converters
- Active clamp forward converters
- Class D amplifiers
- DC motor drives

### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

### Description

The 2EDL803x is designed to drive both high-side and low-side MOSFETs in a half-bridge configuration. The floating high-side driver is capable of driving a high-side MOSFET operating up to 120 V bootstrap voltage. Version 4 provides full 4 A current capability, while version 3 provides 3 A. The high-side bias voltage is generated using a bootstrap technique using an integrated bootstrap diode. The inputs of the driver are TTL logic compatible and can withstand input common mode swing from -10 V up to 20 V. Independent inputs allow controlling high- and low-side domains independently. Undervoltage lockout (UVLO) on both high- and low-side supplies forces the corresponding outputs low in case of insufficient supply. The 2EDL803x is available in SON-8 pins 4 mm x 4 mm, SON-10 pins 4 mm x 4 mm and SON-10 pins 3 mm x 3 mm package.

| Table 1      | Device information |             |
|--------------|--------------------|-------------|
| Part number  | Package            | Body size   |
| 2EDL803X-G4B | PG-VDSON-8-5       | 4 mm x 4 mm |
| 2EDL803X-G3C | PG-VSON-10-4       | 3 mm x 3 mm |
| 2EDL803X-G4C | PG-VDSON-10-2      | 4 mm x 4 mm |







Typical application diagram



Table of contents

## Table of contents

|       | Table of contents                     | 2    |
|-------|---------------------------------------|------|
| 1     | Package information                   | 4    |
| 1.1   | Ordering information                  | 4    |
| 1.2   | Pin configuration                     | 4    |
| 1.3   | Pin description                       | 5    |
| 2     | General product characteristics       | 6    |
| 2.1   | Absolute maximum ratings              | 6    |
| 2.2   | ESD ratings                           | 7    |
| 2.3   | Recommended operating conditions      | 7    |
| 2.4   | Thermal mechanical characteristics    | 8    |
| 2.5   | Electrical characteristics            | 8    |
| 2.6   | Switching characteristics             | . 11 |
| 3     | Timing diagrams                       | 13   |
| 4     | Typical characteristics               | . 14 |
| 5     | Product information                   | . 17 |
| 5.1   | Block diagram                         | 17   |
| 5.2   | Functional description                | . 17 |
| 5.2.1 | Supply voltage                        | 18   |
| 5.2.2 | Input stage                           | . 18 |
| 5.2.3 | Enable                                | . 18 |
| 5.2.4 | Driver outputs                        | . 18 |
| 5.2.5 | Undervoltage lockout (UVLO)           | 19   |
| 5.2.6 | Minimum input pulse width             | 19   |
| 6     | Application information               | 20   |
| 6.1   | Design guidelines                     | 20   |
| 6.1.1 | Selection of bootstrap capacitor      | 21   |
| 6.1.2 | Selection of VDD bypass capacitor     | . 22 |
| 6.1.3 | Selection of bootstrap resistor       | . 22 |
| 6.1.4 | Selection of external bootstrap diode | . 23 |
| 6.1.5 | Selection of gate resistor            | 23   |
| 6.2   | PCB Layout guidelines                 | . 24 |
| 7     | Outline dimensions                    | . 26 |
| 7.1   | PG-VDSON-8-5                          | 26   |
| 7.2   | PG-VSON-10-4                          | 27   |
| 7.3   | PG-VDSON-10-2                         | 28   |
| 8     | Tape and reel                         | . 30 |
| 8.1   | PG-VDSON-8-5                          | 30   |



Datasheet



Table of contents

| 8.2 | PG-VSON-10-4            | 0 |
|-----|-------------------------|---|
| 8.3 | PG-VDSON-10-2           | 1 |
| 9   | <b>Revision history</b> | 2 |
|     |                         |   |

1 Package information

# 1 Package information

# 1.1 Ordering information

| Base part    | Package type  | Standa        | rd pack  | Orderable part       | Marking code |  |
|--------------|---------------|---------------|----------|----------------------|--------------|--|
| number       |               | Form          | Quantity | number               |              |  |
| 2EDL8034-G4B | PG-VDSON-8-5  | Tape and reel | 5000     | 2EDL8034G4BXTM<br>A1 | 2ED 8034G4B  |  |
| 2EDL8033-G4B |               |               |          | 2EDL8033G4BXTM<br>A1 | 2ED 8033G4B  |  |
| 2EDL8034-G3C | PG-VSON-10-4  | Tape and reel | 4000     | 2EDL8034G3CXTM<br>A1 | 2EDL8 034G3  |  |
| 2EDL8033-G3C |               |               |          | 2EDL8033G3CXTM<br>A1 | 2EDL8 033G3  |  |
| 2EDL8034-G4C | PG-VDSON-10-2 | Tape and reel | 5000     | 2EDL8034G4CXTM<br>A1 | 2ED 8034G4C  |  |
| 2EDL8033-G4C |               |               |          | 2EDL8033G4CXTM<br>A1 | 2ED 8033G4C  |  |

# 1.2 Pin configuration

| VDD 1<br>HB 2<br>Exposed<br>Thermal<br>Die Pad<br>6<br>LI<br>HS 4<br>5<br>HI | VDD 1<br>HB 2<br>HO 3<br>HO 3<br>HS 4<br>NC 5<br>VDD 1<br>LO<br>9<br>VSS<br>Exposed<br>Thermal<br>Die Pad<br>6<br>NC |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Figure 1 VDSON-8 4 mm x 4 mm, Top                                            | Figure 2 VDSON-10 4 mm x 4 mm, Top                                                                                   |
| transparent view                                                             | transparent view                                                                                                     |





1 Package information



# 1.3 Pin description

| Pin name | VDSON-8 pin<br># | VSON-10 pin<br># | VDSON-10 pin<br># | Function                                                                                                                                                                                                         |
|----------|------------------|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD      | 1                | 1                | 1                 | Gate drive supply                                                                                                                                                                                                |
| НВ       | 2                | 3                | 2                 | High-side gate driver bootstrap rail                                                                                                                                                                             |
| НО       | 3                | 4                | 3                 | High-side gate driver source and sink current output                                                                                                                                                             |
| HS       | 4                | 5                | 4                 | High-side FET source connection                                                                                                                                                                                  |
| HI       | 5                | 7                | 7                 | High-side driver control input                                                                                                                                                                                   |
| LI       | 6                | 8                | 8                 | Low-side driver control input                                                                                                                                                                                    |
| VSS      | 7                | 9                | 9                 | Ground return                                                                                                                                                                                                    |
| LO       | 8                | 10               | 10                | Low-side gate driver source and sink current output                                                                                                                                                              |
| EN       | -                | 6                | -                 | Enable input. When this pin is high or left-open,<br>it enables the driver. If pulled low, it disables the<br>driver. Pulling the EN pin to VDD is recommended for<br>high-noise system if EN pin is not needed. |
| NC       | -                | 2                | 5,6               | Not connected                                                                                                                                                                                                    |



## 2 General product characteristics

## 2.1 Absolute maximum ratings

### Table 3

Stresses above the values listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. All voltage parameters are referenced to V<sub>SS</sub> unless otherwise specified.

| Parameter                                        | Symbol                   |                          | Values |                          | Unit | Note or condition             |
|--------------------------------------------------|--------------------------|--------------------------|--------|--------------------------|------|-------------------------------|
|                                                  |                          | Min.                     | Тур.   | Max.                     | -    |                               |
| Supply input<br>voltage                          | V <sub>DD</sub>          | -0.3                     | -      | 20                       | V    |                               |
| High side<br>supply voltage                      | V <sub>HB-HS</sub>       | -0.3                     | -      | 20                       | V    | Referenced to V <sub>HS</sub> |
| High side<br>bootstrap<br>voltage                | V <sub>HB</sub>          | -0.3                     | _      | 120                      | V    | 1)                            |
| Phase voltage                                    | V <sub>HS</sub>          | -1                       | -      | V <sub>HB</sub> + 0.3    | V    |                               |
| Phase voltage<br>(repetitive<br>pulse)           | V <sub>HS</sub>          | -12                      |        | V <sub>HB</sub> +<br>0.3 | V    | < 100 ns <sup>2)</sup>        |
| HI and LI input<br>voltage                       | $V_{\rm HI}, V_{\rm LI}$ | -10                      | -      | 20                       | V    |                               |
| EN input<br>voltage                              | V <sub>EN</sub>          | -10                      | -      | 20                       | V    |                               |
| Output voltage<br>on LO                          | V <sub>LO</sub>          | -0.3                     | -      | V <sub>DD</sub> +0.<br>3 | V    |                               |
| Output voltage<br>on LO<br>(repetitive<br>pulse) | V <sub>LO</sub>          | -2                       | -      | V <sub>DD</sub> +0.<br>3 | V    | < 100 ns <sup>2)</sup>        |
| Output voltage<br>on HO                          | V <sub>HO</sub>          | V <sub>HS</sub> -0.<br>3 | -      | V <sub>HB</sub> +0.<br>3 | V    |                               |
| Output voltage<br>on HO<br>(repetitive<br>pulse) | V <sub>HO</sub>          | V <sub>HS</sub> -2       | -      | V <sub>HB</sub> +0.<br>3 |      | < 100 ns <sup>2)</sup>        |
| Peak reverse<br>current on LO<br>and HO          | I <sub>OR</sub>          | -                        | -      | 5                        | A    | 2) 3)                         |

(table continues...)

### Table 3(continued)

Stresses above the values listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. All voltage parameters are referenced to V<sub>SS</sub> unless otherwise specified.

| Parameter                            | Symbol         |      | Values |      | Unit | Note or condition |
|--------------------------------------|----------------|------|--------|------|------|-------------------|
|                                      |                | Min. | Тур.   | Max. |      |                   |
| Operating<br>junction<br>temperature | TJ             | -40  | -      | 150  | °C   |                   |
| Storage<br>temperature               | T <sub>S</sub> | -55  | -      | 150  | °C   |                   |

1) Verified with VDD supplied within the recommended operating voltage range.

2) Not subject to production test. Verified by design/characterization.

3) For < 500 ns pulses.

## 2.2 ESD ratings

| Description                                                    | Symbol             | Value | Unit |
|----------------------------------------------------------------|--------------------|-------|------|
| Human Body Model sensitivity as per ANSI/ESDA/JEDEC JS-001     | ESD <sub>HBM</sub> | ±2000 | V    |
| Charged Device Model sensitivity as per ANSI/ESDA/JEDEC JS-002 | ESD <sub>CDM</sub> | ±1000 | V    |

## 2.3 Recommended operating conditions

### Table 4

The following operating conditions must not be exceeded in order to ensure correct operation and reliability of the device. All voltage parameters are referenced to V<sub>SS</sub> unless otherwise specified.

| Parameter                              | Symbol                   | Values                 |      |                          | Unit | Note or condition               |  |
|----------------------------------------|--------------------------|------------------------|------|--------------------------|------|---------------------------------|--|
|                                        |                          | Min.                   | Тур. | Max.                     |      |                                 |  |
| Supply input<br>voltage                | V <sub>DD</sub>          | 8                      | 12   | 17                       | V    |                                 |  |
| High side<br>supply voltage            | V <sub>HB-HS</sub>       | 8                      | 12   | 17                       | V    | Referenced to V <sub>HS</sub> . |  |
| High side<br>bootstrap<br>voltage      | V <sub>HB</sub>          | V <sub>HS</sub> +<br>8 | -    | V <sub>HS</sub> +<br>17  | V    |                                 |  |
| Phase voltage                          | V <sub>HS</sub>          | -1                     | -    | 100                      | V    |                                 |  |
| Phase voltage<br>(repetitive<br>pulse) | V <sub>HS</sub>          | -12                    | -    | 100                      | V    | < 100 ns                        |  |
| HI and LI Input<br>voltage             | $V_{\rm HI}, V_{\rm LI}$ | 0                      | -    | V <sub>DD</sub> +0.<br>3 | V    |                                 |  |





### Table 4 (continued)

The following operating conditions must not be exceeded in order to ensure correct operation and reliability of the device. All voltage parameters are referenced to  $V_{SS}$  unless otherwise specified.

| Parameter                            | Symbol              | Values |      |                          | Unit | Note or condition             |
|--------------------------------------|---------------------|--------|------|--------------------------|------|-------------------------------|
|                                      |                     | Min.   | Тур. | Max.                     |      |                               |
| EN input<br>voltage                  | V <sub>EN</sub>     | 0      | -    | V <sub>DD</sub> +0.<br>3 | V    |                               |
| Output voltage<br>on LO              | V <sub>LO</sub>     | 0      | -    | 17                       | V    |                               |
| Output voltage<br>on HO              | V <sub>HO-HS</sub>  | 0      | -    | 17                       | V    | Referenced to V <sub>HS</sub> |
| HS slew rate                         | HS <sub>dV/dT</sub> | -      | -    | 50                       | V/ns |                               |
| Operating<br>junction<br>temperature | TJ                  | -40    | -    | 125                      | °C   |                               |

### 2.4 Thermal mechanical characteristics

### Table 5 Thermal resistance

| Symbol                                                       | Description                                | VDSON-8 | VSON-10 | VDSON-10 | UNIT   | Conditions                                 |
|--------------------------------------------------------------|--------------------------------------------|---------|---------|----------|--------|--------------------------------------------|
| R <sub>thJC</sub> Junction-to-<br>case thermal<br>resistance | 4.6                                        | 4.7     | 4.6     | °C/W     | Bottom |                                            |
| R <sub>thJC</sub>                                            | Junction-to-<br>case thermal<br>resistance | 37      | 39.3    | 38.4     | °C/W   | Тор                                        |
| R <sub>thJA</sub>                                            | junction-to-<br>ambient                    | 57      | 61.4    | 57.5     | °C/W   | Device<br>soldered on<br>PCB <sup>1)</sup> |

1) Device on 76.2 mm x 114.3 mm x 1.5 mm board (JEDEC 2s2p) with 6 cm<sup>2</sup> copper area for drain connection. PCB vertical in still air.

## 2.5 Electrical characteristics

### Table 6

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ . The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{C} = 25^{\circ}C$ .

| Parameter                | Symbol           | Values |      |      | Unit | Note or condition                   |  |
|--------------------------|------------------|--------|------|------|------|-------------------------------------|--|
|                          |                  | Min.   | Тур. | Max. |      |                                     |  |
| Supply current           |                  | ·      | ·    |      |      |                                     |  |
| VDD quiescent<br>current | I <sub>VDD</sub> | -      | 290  | 380  | uA   | $V_{\rm LI}$ and $V_{\rm HI}$ = 0 V |  |

### Rev. 2.1 2023-04-04

| EiceDRIVER™ 2EDL803X                                                           |
|--------------------------------------------------------------------------------|
| L20 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC |

2 General product characteristics

## Table 6 (continued)

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ . The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{C} = 25^{\circ}\text{C}$ .

| Parameter                             | Symbol             |          | Values | i    | Unit | Note or condition                                                               |
|---------------------------------------|--------------------|----------|--------|------|------|---------------------------------------------------------------------------------|
|                                       |                    | Min.     | Тур.   | Max. | _    |                                                                                 |
| VDD operating<br>current              | I <sub>VDDO</sub>  | -        | 2.4    | 3.5  | mA   | $F_{\rm sw}$ = 500 kHz, $C_{\rm load}$ = 0 nF                                   |
| HB quiescent<br>current               | I <sub>HB</sub>    | -        | 185    | 250  | uA   | $V_{\rm LI}$ and $V_{\rm HI}$ = 0 V                                             |
| HB operating<br>current               | I <sub>HBO</sub>   | -        | 2.0    | 3.5  | mA   | <i>F</i> <sub>sw</sub> = 500 kHz, <i>C</i> <sub>load</sub> = 0 nF               |
| HB to VSS<br>eakage current           | I <sub>HBS</sub>   | -        | -      | 2    | uA   | $V_{\rm DD} = V_{\rm LI} = V_{\rm HI} = 0$ V, $V_{\rm HS} = V_{\rm HB} = 100$ V |
| nput                                  |                    |          |        |      |      |                                                                                 |
| nput voltage<br>ising threshold       | V <sub>IR</sub>    | 1.8      | 2.4    | 2.9  | V    | LI and HI Input voltage rising threshold                                        |
| nput voltage<br>alling threshold      | V <sub>IF</sub>    | 1.0      | 1.5    | 2.1  | V    | LI and HI Input voltage falling threshold                                       |
| nput voltage<br>ıysteresis            | V <sub>IH</sub>    | _        | 0.9    | -    | V    |                                                                                 |
| nput pull down<br>resistance          | R <sub>IN</sub>    | 100      | 200    | 300  | kΩ   | $V_{\rm LI}$ and $V_{\rm HI} \le 4$ V                                           |
| Enable                                |                    | <b>I</b> | 1      | -1   | 1    |                                                                                 |
| Enable input<br>ising threshold       | V <sub>EN</sub>    | 1.5      | 2.3    | 2.8  | V    |                                                                                 |
| Enable input<br>falling threshold     | V <sub>DIS</sub>   | 0.6      | 1      | 1.3  | V    |                                                                                 |
| Enable input<br>voltage<br>hysteresis | V <sub>ENHYS</sub> | -        | 1.3    | -    | V    |                                                                                 |
| Enable pull up<br>current             | I <sub>EN</sub>    | -        | 8      | 10   | uA   | $V_{\rm EN} \le 4  \rm V$                                                       |
| Time to enable<br>the driver          | T <sub>EN</sub>    | _        | 25     | 40   | ns   | V <sub>EN</sub> = 2.8 V                                                         |
| Time to disable<br>the driver         | T <sub>DIS</sub>   | -        | 29     | 45   | ns   | <i>V</i> <sub>EN</sub> = 0 V                                                    |
| Jndervoltage lo                       | ckout (UVL         | 0)       |        |      |      |                                                                                 |
| VDD UVLO rising<br>threshold          | V <sub>DDR</sub>   | 6.8      | 7.3    | 7.8  | V    |                                                                                 |
| VDD UVLO<br>falling threshold         | V <sub>DDF</sub>   | 6.2      | 6.7    | 7.2  | V    |                                                                                 |



| EiceDRIVER™ 2EDL803X                                                           |
|--------------------------------------------------------------------------------|
| 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC |

### Table 6 (continued)

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ . The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{C} = 25^{\circ}\text{C}$ .

| Parameter                             | Symbol           | Values |      |      | Unit | Note or condition                                                                                                      |
|---------------------------------------|------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------|
|                                       |                  | Min.   | Тур. | Max. |      |                                                                                                                        |
| VDD UVLO<br>threshold<br>hysteresis   | V <sub>DDH</sub> | -      | 0.6  | _    | V    |                                                                                                                        |
| VHB-HS UVLO<br>rising threshold       | V <sub>HBR</sub> | 5.8    | 6.3  | 6.8  | V    | Referenced to V <sub>HS</sub>                                                                                          |
| VHB-HS UVLO<br>falling threshold      | V <sub>HBF</sub> | 5.2    | 5.7  | 6.2  | V    | Referenced to V <sub>HS</sub>                                                                                          |
| HB-HS UVLO<br>threshold<br>hysteresis | V <sub>HBH</sub> | -      | 0.6  | -    | V    |                                                                                                                        |
| Bootstrap diode                       | 2                |        |      |      |      |                                                                                                                        |
| Dynamic<br>resistance                 | R <sub>D</sub>   | 2      | 4.2  | 6.5  | Ω    | <i>I</i> <sub>VDD-HB</sub> = 100 mA, <i>I</i> <sub>VDD-HB</sub> = 80 mA                                                |
| Low current<br>forward voltage        | V <sub>FL</sub>  | 0.2    | 0.5  | 0.8  | V    | I <sub>VDD-HB</sub> = 100 иА                                                                                           |
| High current<br>forward voltage       | V <sub>FH</sub>  | 1.2    | 1.4  | 1.6  | V    | I <sub>VDD-HB</sub> = 100 mA                                                                                           |
| Reverse<br>recovery time              | T <sub>rr</sub>  | -      | 10   | -    | ns   | $I_{\rm F}$ = 20 mA, $I_{\rm RR}$ = 500 mA, $T_{\rm C}$ = 25°C <sup>1)</sup>                                           |
| Low-side gate d                       | river            | 1      |      |      | -    |                                                                                                                        |
| High level<br>output voltage          | V <sub>LOH</sub> | 0.05   | 0.1  | 0.20 | V    | $I_0 = -100 \text{ mA}$ , $V_{LOH} = V_{DD} - V_{LO}$ , 2EDL8034                                                       |
| High level<br>output voltage          | V <sub>LOH</sub> | 0.07   | 0.12 | 0.25 | V    | $I_0 = -100 \text{ mA}$ , $V_{LOH} = V_{DD} - V_{LO}$ , 2EDL8033                                                       |
| Low level<br>output voltage           | V <sub>LOL</sub> | 0.03   | 0.05 | 0.1  | V    | / <sub>O</sub> = 100 mA                                                                                                |
| Peak pull-up<br>current               | I <sub>PUL</sub> | -      | 4    | -    | A    | $V_{\rm LO} = 0  {\rm V}^{1)}$ , 2EDL8034                                                                              |
| Peak pull-up<br>current               | I <sub>PUL</sub> | -      | 3    | -    | A    | $V_{\rm LO} = 0  {\rm V}^{1)}$ , 2EDL8033                                                                              |
| Peak pull-down<br>current             | I <sub>PDL</sub> | -      | 6    | -    | A    | $V_{\rm LO} = 12  {\rm V}^{1/2}$                                                                                       |
| High-side gate c                      | lriver           |        |      | -    | -    |                                                                                                                        |
| High level<br>output voltage          | V <sub>HOH</sub> | 0.05   | 0.1  | 0.2  | V    | <i>I</i> <sub>O</sub> = -100 mA , <i>V</i> <sub>HOH</sub> = <i>V</i> <sub>HB</sub> - <i>V</i> <sub>HO</sub> , 2EDL8034 |

(table continues...)



| EiceDRIVER™ 2EDL803X                                                           |
|--------------------------------------------------------------------------------|
| 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC |

#### Table 6 (continued)

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ . The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{\rm C}$  = 25°C.

| Parameter                    | Symbol           | Values |      |      | Unit | Note or condition                                                                                                      |
|------------------------------|------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------|
|                              |                  | Min.   | Тур. | Max. |      |                                                                                                                        |
| High level<br>output voltage | V <sub>HOH</sub> | 0.07   | 0.12 | 0.25 | V    | <i>I</i> <sub>O</sub> = -100 mA , <i>V</i> <sub>HOH</sub> = <i>V</i> <sub>HB</sub> - <i>V</i> <sub>HO</sub> , 2EDL8033 |
| Low level<br>output voltage  | V <sub>HOL</sub> | 0.03   | 0.05 | 0.1  | V    | / <sub>O</sub> = 100 mA                                                                                                |
| Peak pull-up<br>current      | I <sub>PUH</sub> | -      | 4    | -    | A    | $V_{\rm HO} = 0  \rm V^{1}$ , 2EDL8034                                                                                 |
| Peak pull-up<br>current      | I <sub>PUH</sub> | -      | 3    | -    | A    | $V_{\rm HO} = 0  \rm V^{1}$ , 2EDL8033                                                                                 |
| Peak pull-down<br>current    | I <sub>PDH</sub> | -      | 6    | -    | A    | $V_{\rm HO} = 12  {\rm V}^{1)}$                                                                                        |

Not subject to production test. Verified by design/characterization. 1)

#### Switching characteristics 2.6

### Table 7

Unless otherwise specified: V<sub>DD</sub> = V<sub>HB</sub> = 12 V, V<sub>HS</sub> = V<sub>SS</sub> = 0 V. The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{\rm C}$  = 25°C.

| Parameter                       | Symbol             | Values |      | Unit | Note or condition |                                                                       |          |
|---------------------------------|--------------------|--------|------|------|-------------------|-----------------------------------------------------------------------|----------|
|                                 |                    | Min.   | Тур. | Max. |                   |                                                                       |          |
| Propagation de                  | lays               |        |      |      |                   |                                                                       |          |
| Rising<br>propagation<br>delay  | T <sub>DR</sub>    | -      | 33   | 50   | ns                | $C_{\text{load}} = 0$ , 50 %-50 % <sup>1)</sup>                       |          |
| Falling<br>propagation<br>delay | T <sub>DF</sub>    | -      | 33   | 50   | ns                | $C_{\text{load}} = 0,50 \% - 50 \%^{2}$                               |          |
| Delay matching                  |                    |        |      |      |                   |                                                                       |          |
| Delay matching<br>ON            | T <sub>DMON</sub>  | -      | 2    | 6    | ns                | between LO rising and HO falling                                      |          |
| Delay matching<br>OFF           | T <sub>DMOFF</sub> | -      | 2    | 6    | ns                | between LO falling and HO rising                                      |          |
| Output rise and                 | fall time          | I      | 1    |      |                   |                                                                       |          |
| LO, HO rise time                | T <sub>R</sub>     | -      | 4.4  | -    | ns                | $C_{\text{load}} = 1 \text{ nF}, 10 \% - 90 \%^{3}, 2EDL8034$         |          |
| LO, HO rise time                | T <sub>R</sub>     | -      | 4.6  | -    | ns                | $C_{\text{load}} = 1 \text{ nF}, 10 \% - 90 \%^{3}, 2 \text{EDL8033}$ |          |
| (table continues                | 5)                 |        | 1    |      |                   | ·                                                                     |          |
| Datasheet                       |                    |        |      |      | 11                |                                                                       | Rev. 2.1 |



### Table 7 (continued)

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ . The minimum and maximum limits are valid over the full operating temperature range and are ensured by characterization and statistical correlation. Typical values are tested at  $T_{C} = 25^{\circ}$ C.

| Parameter                                                  | Symbol          |      | Values |      | Unit | Note or condition                                              |
|------------------------------------------------------------|-----------------|------|--------|------|------|----------------------------------------------------------------|
|                                                            |                 | Min. | Тур.   | Max. |      |                                                                |
| LO, HO rise time                                           | T <sub>R1</sub> | -    | 131    | -    | ns   | $C_{\text{load}}$ = 100 nF, 25 %-75 % <sup>3)</sup> , 2EDL8034 |
| .O, HO rise time                                           | T <sub>R1</sub> | -    | 195    | _    | ns   | $C_{\text{load}}$ = 100 nF, 25 %-75 % <sup>3)</sup> , 2EDL8033 |
| .O, HO fall time                                           | T <sub>F</sub>  | -    | 3.3    | _    | ns   | $C_{\text{Load}} = 1 \text{ nF}, 10 \% - 90 \%^{3}$            |
| .O, HO fall time                                           | T <sub>F1</sub> | -    | 106    | -    | ns   | C <sub>LOAD</sub> = 100 nF, 25 %-75 % <sup>3)</sup>            |
| Miscellaneous                                              |                 | 1    | 1      |      | 1    |                                                                |
| Minimum input<br>oulse width that<br>changes the<br>output | T <sub>PW</sub> | -    | -      | 40   | ns   |                                                                |

Not subject to production test. Verified by design/characterization.



2023-04-04

3 Timing diagrams

# 3 Timing diagrams



## Figure 4 Propagation delay







4 Typical characteristics

# 4 Typical characteristics

Unless otherwise specified:  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{HS} = V_{SS} = 0 \text{ V}$ ,  $T_C = 25^{\circ}\text{C}$  and no load on the outputs.





4 Typical characteristics



İnfineon

Datasheet

4 Typical characteristics





16

5 Product information

# 5 Product information

## 5.1 Block diagram



### Figure 23

## 5.2 Functional description

The device is a level-shifted 2-channel driver designed to support topologies with high-side and low-side configurations. The high side is level shifted by the combination of an on-chip 120 V rated bootstrap diode and an external bootstrap capacitor. The device provides 3 A and 4 A peak source current capability and a strong 6 A sink current capability for both high-side and low-side drivers. This allows driving large power MOSFETs with minimum or optimized switching losses during the transition through the MOSFET's miller plateau.

2EDL803x's input pins support TTL logic levels independently of supply voltage. They are capable to withstand voltages from -10 V to 20 V, allowing the device to interface with a broad range of analog and digital controllers. The input stage features built-in hysteresis for enhanced noise immunity. The low-side and high-side gate drivers are independently controlled and matched to typical 2 ns between the turn on and turn off of each other.

The switching node (HS pin) is able to handle negative voltages down to –12 V which allows the high-side channel to be protected from inherent negative voltages caused by parasitic inductances and stray capacitances.

UVLO circuits are provided for both the high-side and low-side drivers. UVLO protects the system by forcing the output low when the supply voltage is lower than the specified threshold.

17

The following sections describe the key functionalities.



5 Product information

#### 5.2.1 Supply voltage

The absolute maximum supply voltage is 20 V. The minimum operating supply voltage is set by the undervoltage lockout function to a typical default value of 7.3 V. This lockout function protects power MOSFETs from running into linear mode with subsequent high power dissipation.

#### Input stage 5.2.2

The input pull-down resistance has a value of 200 k $\Omega$  typical when the HI and LI input voltage is  $\leq$  4 V. When it is above 4 V, the effective input resistance is lower because of the activation of the 5 V clamp as shown in the input stage diagram below. At an input voltage of 10 V, the effective input resistance is at 46 k $\Omega$  typical.



#### Figure 24 Input stage diagram

| Table 8 | 2EDL803X truth tab | ole |    |    |
|---------|--------------------|-----|----|----|
| EN      | LI                 | н   | LO | НО |
| L       | L                  | L   | L  | L  |
|         | Н                  | L   | L  | L  |
|         | L                  | Н   | L  | L  |
|         | Н                  | Н   | L  | L  |
| Н       | L                  | L   | L  | L  |
|         | н                  | L   | н  | L  |
|         | L                  | Н   | L  | Н  |
|         | Н                  | Н   | н  | Н  |

2EDL803X device responds to the two inputs signals (HI and LI) independently according to Table 8.

#### Enable 5.2.3

2EDL803X in SON10 (3 mm x 3 mm) package has an enable (EN) pin which enables or disables the output of the driver. The outputs are active when the voltage at the EN pin is above the rising threshold and are disabled when the EN pin voltage falls below the falling threshold. The EN input stage has built-in hysteresis for enhanced noise immunity. An internal pull-up current source connects the EN pin to VDD thus leaving the EN pin floating enables the output. If the EN pin is not actively controlled, it is recommended to pull up this pin to VDD especially for high-noise system. Externally pulling the EN pin to ground disables the output.

#### 5.2.4 **Driver outputs**

The strong 3 A and 4 A source and 6 A sink current capability of both, the low-side and high-side output, allows for faster switching of the power MOSFETs thus leading to lower switching losses. The ultra-low pull down resistances, typically 0.5 Ω for both outputs, keep the gate of the power MOSFETs down during fast transient events thus avoiding





5 Product information

dv/dt induced turn on. The output stage can sustain negative transient pulse up to -2 V for 100 ns. The output stage is implemented using a PMOS for the pull-up and NMOS for the pull-down in a totem-pole configuration.

## 5.2.5 Undervoltage lockout (UVLO)

The UVLO function ensures that the output can be switched to its high level only if the supply voltage exceeds the UVLO rising threshold voltage. Thus it can be ensured that the power MOSFET is not switched on if the driving voltage is too low to completely switch on the device, thereby avoiding excessive power dissipation. The UVLO level is set to a typical value of 7.3 V with 0.6 V hysteresis for supply voltage ( $V_{DD}$ ) and 6.3 V with 0.6 V hysteresis for high-side boot voltage ( $V_{HB-HS}$ ).

## 5.2.6 Minimum input pulse width

The device responds to input level according to the truth table in input control section as long as the logic signal complies with the minimum pulse width requirement. Signal pulse longer than the minimum allowable input pulse width yields valid output. Any output in response to shorter pulses or glitches should be disregarded and filtered out by the user. Under all allowable operation above input minimum pulse width of 40 ns, the output behaves one to one to the input with minimal pulse width distortion.



Figure 25

Minimum pulse width input-output on-time transfer function





Figure 26 Typical application - primary side half-bridge

#### **Design guidelines** 6.1

In a half-bridge configurations, a high-side bias that is referenced to the switch node is needed in order to drive the gate of the high-side MOSFET. One of the most common solutions due to its simplicity and low cost is the usage of a bootstrap circuit consisting of a diode (internal to the driver) and a capacitor as seen in Figure 27. However, this method imposes limitation on the power converter's duty cycle due to the requirement of recharging the bootstrap capacitor. This limitation can be mitigated through the proper selection of the bootstrap components.

RECTIFICATION

The bootstrap circuit operation is defined by two main periods:

**Charging period:** When the low-side MOSFET (Q2) is ON and the high-side MOSFET (Q1) is OFF, the switch node/HS pin is pulled to ground creating a charging path for the bootstrap capacitor (*C*boot) through the *V*dd bypass capacitor (CVdd) and the internal bootstrap diode. For high dV/dt application, it is recommended to use an extrenal bootstrap diode.

**Discharging period:** When the low-side MOSFET (Q2) is turned OFF and the high-side MOSFET (Q1) starts conducting, the switch node/HS pin is pulled to the high voltage Vin thus the internal bootstrap diode gets reverse biased. The bootstrap capacitor (Cboot) will then discharge some of its stored charges to the gate of the high-side MOSFET as well as to other contributing factors such as the MOSFET's gate-source leakage current, floating section quiescent current, floating section leakage current and the internal bootstrap diode reverse bias leakage current.

Typical waveform for the voltage across Cboot as a function of time is shown in Figure 28 where the various contributions have been distinguished. The voltage across Cboot increases during the charging period and then it drops with a high negative dV/dt as it charges the gate of the high-side MOSFET (Q1). After this, the Cboot voltage continues to drop but with a much lower slope because only the high-side bias current and some leakage current is discharing the Cboot during this phase.

20











Figure 28 Typical C<sub>boot</sub> waveform

# 6.1.1 Selection of bootstrap capacitor

The bootstrap capacitor provides the necessary charge to drive the high-side MOSFET and thus it needs to be sized in such a way that the maximum voltage drop across this capacitor does not fall below the high-side UVLO threshold during transient and normal operations. First, determine the maximum allowable voltage drop ( $\Delta V_{Cboot_max}$ ) when the high-side MOSFET (Q1) is on which is given by the following formula:

$$\Delta V_{Cboot\_max} = V_{dd} - V_F - V_{HBR} - V_{HBH}$$

**Equation 1** 

Where:



 $V_{dd}$  = Gate driver supply voltage  $V_F$  = Bootstrap diode forward voltage drop  $V_{HBR}$  = HB UVLO rising threshold  $V_{HBH}$  = HB UVLO threshold hysteresis

Next, determine the total charge  $(Q_T)$  that must be delivered by the bootstrap capacitor at maximum duty cycle. As mentioned, there are several factors that contribute to the discharge of the bootstrap capacitor such as the Q1's total gate charge, Q1's gate-source leakage current, HB quiescent current, HB leakage current, bootstrap diode reverse bias leakage current and bootstrap capacitor leakage current ( if using an electrolytic capacitor ). For sake of simplicity, only Q1's total gate charge and HB quiescent and leakage current are considered as the other sources of leakage are negligible in comparison.

$$Q_T = Q_G + \frac{I_{HB}}{F_{sw}} + I_{HBS} \times \frac{D_{max}}{F_{sw}}$$

### **Equation 2**

Where:

 $Q_{\rm G}$  = High-side MOSFET (Q1) total gate charge  $I_{\rm HB}$  = HB maximum quiescent current  $I_{\rm HBS}$  = HB to VSS leakage current  $D_{\rm max}$  = Maximum duty cycle  $F_{\rm sw}$  = Switching frequency

The minimum bootstrap capacitor value can then be calculated using the formula:

$$C_{boot\_min} \geq \frac{Q_T}{\varDelta V_{Cboot\_max}}$$

### **Equation 3**

# 6.1.2 Selection of VDD bypass capacitor

The  $V_{dd}$  bypass capacitor provides the charge for the bootstrap capacitor during the charging period. As a rule of thumb, the  $V_{dd}$  bypass capacitor should be sized to be at least 10~20 times larger than the bootstrap capacitor. This equates to a voltage ripple of 5 ~ 10 % in the  $V_{dd}$  capacitor. It should be placed as close as possible to the VDD and VSS pins of the gate driver.

$$C_{Vdd} \geq 10 \sim 20 \times C_{boot}$$

### **Equation 4**

# 6.1.3 Selection of bootstrap resistor

The bootstrap resistor limits the current in the bootstrap diode during start-up when the bootstrap capacitor is initially completely discharged. The peak current through this resistor is given by:



## EiceDRIVER<sup>™</sup> 2EDL803X 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC



6 Application information

$$I_{Pk\_Rboot} = \frac{V_{dd} - V_F}{R_{boot}}$$

### **Equation 5**

The bootstrap resistor together with the bootstrap capacitor introduces a time constant and should be sized appropriately to achieve the desired start-up time. For this calculation, it is assumed that the bootstrap capacitor is fully charged after 4 time constant. With this,  $R_{boot}$  can be calculated using the following formula:

$$R_{boot} \leq \frac{t_{min}}{4 \times C_{boot}}$$

**Equation 6** 

Where:

 $t_{min}$  = Minimum on time of the low-side MOSFET (Q2)

## 6.1.4 Selection of external bootstrap diode

For high dV/dT applications, an external bootstrap diode is recommended to be in parallel with the internal bootstrap diode. A fast recovery or schottky diode with low forward voltage drop is recommended in order to minimize the losses and leakage current. It should be chosen such that it can handle the peak transient current from Equation (5) during start-up conditions and the blocking voltage rating should be higher than the maximum input voltage (*V*<sub>in</sub>) with enough derating.

## 6.1.5 Selection of gate resistor

The turn-on and turn-off external gate resistors control the turn-on and turn-off current of the gate driver providing an external way to control the switching speed of the MOSFET for purposes such as voltage overshoot control, ringing reduction, EMI mitigation, spurious turn-on protection, shoot –through protection etc. The following formulas show the effect of the external gate resistor to the output current capability of the gate driver.

$$I_{HSRC} = \frac{V_{dd} - V_F}{R_{PUH} + R_G HS + R_G int}$$

**Equation 7** 

$$I_{HSNK} = \frac{V_{dd} - V_F}{R_{PDH} + R_{G_{HS}} + R_{G_{int}}}$$

**Equation 8** 

$$I_{LSRC} = \frac{V_{dd}}{R_{PUL} + R_{G_{LS}} + R_{G_{int}}}$$

**Equation 9** 

## EiceDRIVER<sup>™</sup> 2EDL803X 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC

6 Application information

$$I_{LSNK} = \frac{V_{dd}}{R_{PDL} + R_{G_{LS}} + R_{G_{int}}}$$

### **Equation 10**

Where:

 $I_{\rm HSRC}$  = High-side peak source current  $I_{\rm HSNK}$  = High-side peak sink current  $I_{\rm LSRC}$  = Low-side peak source current  $I_{\rm LSNK}$  = Low-side peak sink current  $R_{\rm PUH}$  = High-side pull-up resistance  $R_{\rm PDH}$  = High-side pull-down resistance  $R_{\rm PDL}$  = Low-side pull-up resistance  $R_{\rm PDL}$  = Low-side pull-down resistance  $V_{\rm dd}$  = Gate driver supply voltage  $V_{\rm F}$  = Bootstrap diode forward voltage drop  $R_{\rm G}$  HS = High-side external gate resistance

 $R_{GLS}$  = Low-side external gate resistance

 $R_{G \text{ int}} = MOSFET$  internal gate resistance

## 6.2 PCB Layout guidelines

To maximize the performance of EiceDRIVER<sup>™</sup> 2EDL803X, the following are some recommendations for optimizing the PCB layout:

- Use a low-ESR decoupling capacitors on VDD-GND and HB-HS and placed it as close as possible to the VDD-GND and HB-HS pins of the driver
- An option for a series boot resistor is recommended to control the high-side MOSFET slew rate and therefore the low-side MOSFET overshoot. The boot loop path including the VDD capacitor, boot diode, boot series resistor and boot capacitor should be as small as possible
- It is recommended to have an external boot diode placement for high dv/dt application.
- Placement for gate resistor is also recommended to control the switching speed of the MOSFET. Both the gate resistor and the MOSFET should be placed as close as possible to the driver in order to minimize the gate loop inductance.
- Use copper plane underneath the exposed GND pad of the driver and connect it to buried copper plane(s) with multiple thermal vias for better heat dissipation into the PCB.
- Connection to the HS pin of the driver from the high-side MOSFET source and low-side MOSFET drain should be as short and wide as possible and avoid connecting it directly through the high switching current path.
- LO and HO traces should be as short and wide as possible
- Avoid letting the LI and HI signal trace to come close to high dV/dT traces which might induce significant noise.





Figure 29 2EDL803X Layout example



7 Outline dimensions

## 7 Outline dimensions

For further information on package types, recommendation for board assembly, please go to: www.infineon.com\packages

## 7.1 PG-VDSON-8-5



Figure 30

**PG-VDSON-8-5 outline dimensions** 



### EiceDRIVER<sup>™</sup> 2EDL803X 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC

7 Outline dimensions





PG-VDSON-8-5 footprint dimensions







Rev. 2.1

## EiceDRIVER<sup>™</sup> 2EDL803X 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC

7 Outline dimensions











**PG-VDSON-10-2 Outline dimensions** 



7 Outline dimensions









# EiceDRIVER<sup>™</sup> 2EDL803X 120 V boot, 3 A / 4 A, junction-isolated high-side and low-side gate driver IC

8 Tape and reel

#### **Tape and reel** 8

#### 8.1 **PG-VDSON-8-5**





### PG-VSON-10-4 8.2



PG-VSON-10-4 tape and reel

Înfineon

8 Tape and reel

#### 8.3 PG-VDSON-10-2





### **Revision History**

2EDL803x

### Revision: 2023-04-21, Rev. 2.1

| Previous Revision |            |                                                                                |  |  |  |  |
|-------------------|------------|--------------------------------------------------------------------------------|--|--|--|--|
| Revision          | Date       | Subjects (major changes since last revision)                                   |  |  |  |  |
| 2.0               | 2023-03-22 | Release of final version                                                       |  |  |  |  |
| 2.1               | 2023-04-21 | Modified the EN pin description in the pin and functional description section. |  |  |  |  |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2023 Infineon Technologies AG All Rights Reserved.

### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.