# 4-Bit D-Type Register with Three-State Outputs The MC14076B 4-Bit Register consists of four D-type flip-flops operating synchronously from a common clock. OR gated output-disable inputs force the outputs into a high-impedance state for use in bus organized systems. OR gated data-disable inputs cause the Q outputs to be fed back to the D inputs of the flip-flops. Thus they are inhibited from changing state while the clocking process remains undisturbed. An asynchronous master root is provided to clear all four flip-flops simultaneously independent of the clock or disable inputs. #### **Features** - Three-State Outputs with Gated Control Lines - Fully Independent Clock Allows Unrestricted Operation for the Two Modes: Parallel Load and Do Nothing - · Asynchronous Master Reset - · Four Bus Buffer Registers - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - · These Devices are Pb-Free and are RoHS Compliant # ON Semiconductor® http://onsemi.com SOIC-16 D SUFFIX CASE 751B #### MARKING DIAGRAM = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. # MAXIMUM RATINGS (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|------------------------------------------------------|-------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range<br>(DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10 | mA | | PD | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature (8-Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. <sup>1.</sup> Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C #### PIN ASSIGNMENT # **BLOCK DIAGRAM** ### **FUNCTION TABLE** | | | Data Disable | | Data Disable | | Data | Output | |-------|-------|--------------|---|--------------|----|------|--------| | Reset | Clock | Α | В | D | Q | | | | 1 | Х | Х | Х | Х | 0 | | | | 0 | 0 | X | X | X | Qn | | | | 0 | | 1 | X | X | Qn | | | | 0 | | X | 1 | X | Qn | | | | 0 | | 0 | 0 | 0 | 0 | | | | 0 | | 0 | 0 | 1 | 1 | | | When either output disable A or B (or both) is (are) high the output is disabled to the high-impedance state; however sequential operation of the flip-flops is not affected. X = Don't Care. #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | -58 | 5°C | | 25°C | | 128 | 5°C | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc) | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | -<br>-<br>-<br>- | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | - | ±0.1 | - | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance<br>(V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | - | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Note: (Dynamic plus Quiesce: Per Package) (C <sub>L</sub> = 50 pF on all output buffers switching) | nt, | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_{T} = (1$ | .75 μΑ/kHz)<br>.50 μΑ/kHz)<br>.25 μΑ/kHz) | f + I <sub>DD</sub> | | | μAdc | | Three-State Leakage Curr | ent | I <sub>TL</sub> | 15 | _ | ±0.1 | _ | ±0.0001 | ±0.1 | _ | ±3.0 | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. <sup>3.</sup> The formulas given are for the typical characteristics only at 25°C.4. To calculate total supply current at loads other than 50 pF: # SWITCHING CHARACTERISTICS (Note 5) (C $_L$ = 50 pF, T $_A$ = 25 $^{\circ}$ C) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-------------------|------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns} $ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns} $ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns} $ | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clock to Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 215 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 92 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 65 ns | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 300<br>125<br>90 | 600<br>250<br>180 | ns | | Reset to Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 215 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 92 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 65 ns | | 5.0<br>10<br>15 | -<br>-<br>- | 300<br>125<br>90 | 600<br>250<br>180 | | | 3-State Propagation Delay, Output "1" or "0" to High Impedance | t <sub>PHZ</sub> , t <sub>PLZ</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 150<br>60<br>45 | 300<br>120<br>90 | ns | | 3-State Propagation Delay, High Impedance to "1" or "0" Level | t <sub>PZH</sub> , t <sub>PZL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 200<br>80<br>60 | 400<br>160<br>120 | ns | | Clock Pulse Width | twн | 5.0<br>10<br>15 | 260<br>110<br>80 | 130<br>55<br>40 | -<br>-<br>- | ns | | Reset Pulse Width | twн | 5.0<br>10<br>15 | 370<br>150<br>110 | 185<br>75<br>55 | -<br>-<br>- | ns | | Data Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 30<br>10<br>4 | 15<br>5<br>2 | -<br>-<br>- | ns | | Data Hold Time | t <sub>h</sub> | 5.0<br>10<br>15 | 130<br>60<br>50 | 65<br>30<br>25 | -<br>-<br>- | ns | | Data Disable Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 220<br>80<br>50 | 110<br>40<br>25 | -<br>-<br>- | ns | | Clock Pulse Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 15<br>5<br>4 | μS | | Clock Pulse Frequency | f <sub>Cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 3.6<br>9.0<br>12 | 1.8<br>4.5<br>6.0 | MHz | <sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Timing Diagram Figure 2. Three-State Propagation Delay Waveshape and Circuit # EQUIVALENT FUNCTIONAL BLOCK DIAGRAM #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> 48 Units / Rail | | | |----------------|----------------------|---------------------------------------|--|--| | MC14076BDG | SOIC-16<br>(Pb-Free) | | | | | MC14076BDR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | | | NLV14076BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### PACKAGE DIMENSIONS #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INCHES | | | | |-----|--------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | | G | 1.27 | BSC | 0.050 BSC | | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | M | 0° | 7° | 0° | 7° | | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/sites/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any daim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale #### PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative