# **STM32WL33xx**



## **Datasheet**

# Multiprotocol LPWAN 32-bit MCU Arm® Cortex®-M0+ (G)2FSK, (G)4FSK, ASK, D-BPSK, up to 256KB flash, 32KB SRAM



VFQFPN48 (6 x 6 mm)



VFQFPN32 (5 x 5 mm)



## **Features**

- Includes ST state-of-the-art patented technology
- Ultra-low power sub-1GHz wireless system-on-chip
- Programmable MCU
	- Core: Arm® Cortex®-M0+ 32-bit, running up to 64 MHz
	- Program memory: 64-Kbyte / 128-Kbyte / 256-Kbyte flash memory
	- Data memory: 16-Kbyte / 32-Kbyte SRAM (full retention)
	- Additional storage: 1-Kbyte OTP (user data)
- Radio
	- Frequency bands: 159-185 MHz, 413-479 MHz, 826-958 MHz
	- Air data rate from 0.1 to 600 kbit/s
	- Programmable TX power up to +20dBm
	- RX sensitivity @ 1% BER:
		- -132 dBm sensitivity @300 bit/s 433 MHz OOK
		- -128 dBm sensitivity @300 bit/s 868 MHz 2(G)FSK
		- -112 dBm sensitivity @38.4 bit/s 868 MHz 2(G)FSK
	- Modulation schemes:
		- 2(G)FSK, 2(G)MSK, 4(G)FSK
		- OOK, ASK
		- D-BPSK
		- DSSS (direct sequence spread spectrum)
		- I/Q channels data access
			- Compatible with proprietary and standardized wireless protocols (W-MBUS, Sigfox, Mioty, KNX-RF, IEEE 802.15.4g, others)
		- Suitable for worldwide certifications:
			- Europe: ETSI EN 300 220, category 1 compliant, ETSI EN 303 131
			- US: FCC part 15 and part 90
			- Japan: ARIB STD T67, T108
		- Fully-configurable hardware sequencer for autonomous radio operations (Sniff mode, Frequency hopping, Low Duty Cycle mode, Listen before talk)
- Wakeup radio receiver
	- Low power autonomous wakeup receiver (LPAWUR), featuring:
		- OOK data receiver channel
		- Sensitivity: -50 dBm
		- Current consumption: 4 µA in always-on autonomous mode



- Ultra-low power architecture
	- Dynamic current consumption: 21 µA/MHz
	- 14 nA in Shutdown mode
	- 960 nA in Deepstop mode
		- Radio only consumption:
			- 4 mA in RX
			- 8 mA in TX @ +10 dBm
			- 78 mA in TX @ +20 dBm
	- Consumption: 1.3 mA current in WFI conditions (direct HSE mode)
	- Wakeup capability from both Deepstop and Shutdown modes
- Peripherals and analog front-end
	- LCD driver with up to 96 (12x8) or 64 (16x4) matrix elements
	- 12-bit ADC: up to 1 Msample/s with 8 single ended channels (or 4 differentials)
	- 1x comparator
	- 1x 6-bit sample-and-hold DAC output
	- 1x LC sensor controller (for autonomous rotary-wheel based flow metering)
	- Battery voltage monitoring with low-level detection
	- Temperature monitoring
- Communication interfaces
	- Up to 32 GPIOs (VFQFPN48), all with retention capability
	- Up to 17 GPIOs (VFQFPN32), all with retention capability
	- 1x USART. Supports of LIN, Smartcard Protocol, IrDA, SIR ENDEC specifications, and modem operations (CTS/RTS)
	- 1x LPUART (available also in low-power mode), with wakeup capability
	- 1x SPI
	- 1x SPI with I2S interface multiplexed
	- 2x I2C (SMBus/PMBus)
	- 1x DMA 8 channels controller, supporting ADC, DAC, SPIs, I2Cs, USART, LPUART, timers, AES
- Clock sources and timers
	- Flexible clocking scheme, featuring:
		- 64 MHz (HSI or PLL)
		- Fail-safe 48 MHz crystal oscillator (HSE), with integrated trimming capacitors
		- 32 kHz crystal oscillator (LSE)
		- Integrated low-power 32 kHz RC (LSI)
	- 1x 16-bits, four channels general purpose timer
	- 1x 16-bits, two channels general purpose timer
	- 1x RTC
	- 1x independent watchdog
	- Radio timer with wakeup capability
- **Security** 
	- Secure bootloader with SWD disabling
	- AES-128 co-processor and 16-bit TRNG
	- Embedded UART bootloader with selectable write and read-out protection
- Operating range and reset
	- Ultra-low-power power-on-reset (POR) and power-down-reset (PDR)
	- Programmable voltage detector (PVD)
	- Supply voltage: from 1.7 to 3.6 V
	- Temperature range: -40 °C to 105 °C
- All packages are ECOPACK2 compliant

# **Applications**

- Asset tracking
- Wireless sensors
- Industrial monitoring and control
- Home energy management systems
- Smart home and alarm systems
- Building automation
- Heat cost allocator
- Remote metering



## **1 Introduction**

This document provides the ordering information and mechanical device characteristics of the STM32WL33xx microcontrollers, based on Arm® core.

This document must be read in conjunction with the STM32WL33xx reference manual (RM0511).

For information on the device errata with respect to the datasheet and reference manual, refer to the STM32WL33xx errata sheet (ES0612).

For information on the Arm® Cortex®-M0+ core, refer to the Cortex®-M0+ technical reference manual, available from the [www.arm.com](http://www.arm.com) website.

*Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.*



# **1.1 Glossary**

ST

#### **Table 1. Definition of terms**





## **2 Description**

The STM32WL33xx is a high performance ultra-low power wireless application processor, intended for RF wireless applications in the sub-1 GHz band. It is designed to operate in both the license-free ISM and SRD frequency bands such as 433, 868, and 915 MHz.

It adopts a single-core architecture embedding an Arm® 32-bit Cortex®-M0+ CPU that can operate up to 64 MHz. It integrates high-speed and flexible memory types: up to 256 Kbyte flash memory, and up to 32 Kbyte RAM, onetime programmable (OTP) memory area of 1 Kbyte.

The STM32WL33xx embeds a wide set of peripherals, including a 20-pin (16 segments + 4 commons) LCD driver, 12-bit, 8 channel ADC, analog comparator, DAC, LC sensor controller, RTC, IWDG, general purpose timers, AES-128, RNG, CRC, communication interfaces such as USART, SPI, and I2C. Moreover, the security features enable secure boot with USART/SWD block (write protection) and sensitive information storage in flash (read-out protection).

Direct data transfer between memory and peripherals and from memory-to-memory is supported by seven DMA channels with fully-flexible channel mapping by the DMAMUX peripheral.

It can be configured to support standalone or network processor applications. In the first configuration, the STM32WL33xx operates as single device in the application for managing both the application code and proprietary sub-1 GHz protocol stacks.

It operates in the -40 to +105 °C temperature range from a 1.7 V to 3.6 V power supply. A comprehensive set of power-saving modes enables the design of low-power applications.

The integrated highly efficient SMPS step-down converter together with the state transition speed between lowpower and active states minimize in every condition the average current consumption enabling the STM32WL33xx to be the wireless application processor most suited for battery-operated applications.

The STM32WL33xx comes in different package versions supporting up to 32 I/Os for the VFQFPN48 package and 17 I/Os for the VFQFPN32 package.

#### **Figure 1. Block diagram**

 $\ddot{\phantom{a}}$ 



V<sub>DD12o</sub> power domain V<sub>DD12I</sub> power domain

VDD12o\_ram1 supply

DT58201

## **3 Functional overview**

## **3.1 Architecture**

The devices embed a sub-GHz RF subsystem that interfaces with a generic microcontroller subsystem using an Arm Cortex-M0+ core. The main system consists of a 32-bit multilayer AHB bus-matrix interconnect:

- Three masters:
	- CPU (Cortex® -M0+) core S-bus
	- DMA1
	- Sub-1 GHz radio subsystem
- Seven slaves:
	- Internal flash memory on CPU (Cortex®-M0+) S bus
	- Internal SRAM0 (16 Kbytes)
	- Internal SRAM1 (16 Kbytes)
	- APB0 peripherals (through an AHB to APB bridge)
	- APB1 peripherals (through an AHB to APB bridge)
	- AHB0 peripherals
	- AHBRF including AHB to APB bridge and Radio peripherals (connected to APB2)

The bus matrix provides access from a master to a slave, enabling concurrent access and efficient operation even when several high-speed peripherals work simultaneously. This architecture is shown in Figure 2.

#### **Figure 2. STM32WL33xx system architecture**



The system consists of a Cortex®-M0+ "Radio protocol and application" processor with its radio sub-system. There is a single flash memory to be used by the CPU for both sub-1 GHz protocols and application management. The peripherals are located on the different system buses (AHB, APB0, APB1, APB2 for the radio system). There are 2 SRAM banks, a SRAM0 always power supplied and SRAM1 that can be programmed to be always on or switchable.

### **3.2 Arm Cortex-M0+ core with MPU**

The STM32WL33xx contains an Arm Cortex-M0+ microcontroller core. The Cortex-M0+ provides a low-cost platform that meets the needs of CPU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The Cortex-M0+ can run from 1 MHz up to 64 MHz. The Cortex-M0+ processor is built on a highly area and power optimized 32-bit processor core, with a 2-stage pipeline Von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier. The interrupts are handled by the Cortex-M0+ nested vector interrupt controller (NVIC). The NVIC controls specific Cortex-M0+ interrupts as well as the STM32WL33xx peripheral interrupts. With its embedded Arm core, the STM32WL33xx family is compatible with all Arm tools and software.

### **3.3 Memories**

V/

#### **3.3.1 Embedded flash memory**

The flash controller implements the erase and program flash memory operation. The flash controller also implements the read and write protection.

The flash memory features are:

- Memory organization:
	- 1 bank of 256 Kbytes
	- Page size: 2 Kbytes
- 32-bit wide data read/write
- Page erase (2 Kbytes) and mass erase

Flash controller features:

- flash memory read operations
- flash memory write operations: single data write, or 4x32-bits burst write
- flash memory erase operations
- page write protection mechanism (by 4 segments of variable sizes from 1 to 127 pages)

Option-byte loader hardware mechanism reserved for ST analog trimming bits.

#### **3.3.2 Embedded SRAM**

The STM32WL33xx integrates a total of 32 Kbytes of embedded SRAM split into two 16 Kbyte banks.

#### **3.3.3 Embedded OTP**

The one-time-programmable (OTP) is a memory of 1 Kbyte dedicated for user data. The user can protect the OTP data area by writing the last word at address 0x1000 1BFC and by performing a system reset. This operation freezes the OTP memory from further unwanted write operations.

#### **3.3.4 Memory protection unit (MPU)**

The MPU is used to manage accesses to memory to prevent one task from accidentally corrupting the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas. The MPU is especially helpful for applications where critical or certified code must be protected against the behavior of other tasks.

#### **3.4 RF subsystem**

The STM32WL33xx embeds an ultra-low-power radio supporting Sub-1GHz operation.

It integrates a high performance ultra-low power Sub-1GHz transceiver supporting different modulation schemes: 2(G)FSK, 4(G)FSK, OOK and ASK and air data rate programmable from 0.1 to 300 kbit/s for 2-GFSK and up to 600 kbit/s for 4-GFSK.

Moreover, the device integrates a Wake-Up radio system based on OOK receiver (LPAWUR).

The STM32WL33xx RF output power can be programmed to deliver up to +20 dBm, in TX+TXHP mode, enabling long communication ranges. Up to +16 dBm in TXHP mode or up to +10 dBm in TX modes, exploiting the extremely optimized architecture for ultra-low-current consumption and battery-operated system.

The STM32WL33xx receiver offers best in class sensitivity performance together with extremely low current consumption. Moreover, it is compliant with ETSI CAT1 adjacent channel selectivity specification and very high blocker rejection, resulting in receiver robustness and in the capability to demodulate packets even in the presence of high interferer signals in very crowed frequency channel.

The IQ data access in receiver mode, coupled with polar mode control of the transmitter, enables the implementation of custom modulation schemes using the embedded microcontroller or using an external DSP.



#### **3.4.1 RF front-end**

The RF front-end is based on a direct modulation of the carrier in TX and used a low IF architecture in RX mode. In transmit mode, three different topologies, with dedicated BOM configuration on the board, address operations in different output power range according to the selection of TX and TX\_HP.

Moreover, the output power is user selectable through the dedicated programmable register. A linearized, smoothed analog control offers a clean power ramp-up.

In receive mode, the automatic gain control (AGC) can reduce the chain gain at both RF and IF locations, for optimized interferer rejections. Thanks to the use of complex filtering and highly accurate I/Q architecture, high sensitivity and excellent linearity can be achieved.



#### **Figure 3. Sub-1GHz IP block diagram**

#### **3.4.2 TX and RX event alert**

The STM32WL33xx is provided with the TX\_SEQUENCE and RX\_SEQUENCE signals which alert, respectively, transmission and reception activities.

A signal can be enabled for TX and RX on two pins, through alternate functions:

- TX\_SEQUENCE is available on PA10 (AF2) or PB14 (AF2)
- RX SEQUENCE is available on PA8 (AF2) or PA11 (AF2)

The signal is high when radio is in TX (or RX), low otherwise.

The signals can be used to control external antenna switching and support coexistence with other wireless technologies.

*Note: The RF\_ACTIVITY signal is used to notify if there is an ongoing RF operation (either TX or RX). It is a logical OR between the RX\_SEQUENCE and TX\_SEQUENCE.*

#### **3.4.3 Low power autonomous wake up receiver (LPAWUR)**

The STM32WL33xx includes an always-on ultra-low-power wake-up receiver. It is intended to use the reception of a specific frame to trig the wake up the entire SOC while in Deepstop mode. To work correctly the receiver needs a 32 kHz clock which can either be supplied by the internal LSI block or an external 32 kHz crystal.

DT58203

#### **Figure 4. Wake up radio block diagram**



The Receiver uses the Manchester OOK modulation only (G.E.Thomas encoding).

The default data rate is 1 kbit/s for the raw data which gives 2 kbit/s after Manchester encoding.

The frame format is a specific frame as described below, with few configurable bit fields in order to expand the use of the WakeUp Radio IP.

The specific frame is composed of:

- a **bit sync** of 40 bits defined at '0'
- a **frame sync** of 8 bits corresponding to the pattern 0x99
- a **payload** of 56 bits
- a **CRC** defined on 16 bits, and calculated on the **payload only**

#### **Figure 5. LPAWUR frame format**



The analog section of the receiver is equipped with an automatic gain control system (AGC) which senses the input signal level and acts to avoid saturation.

DT58204.V1



## **3.5 Power supply management**

#### **3.5.1 SMPS step-down converter**

The device integrates a step-down converter to improve low power performance when the VDD (aka VDDIO) voltage is high enough.

The SMPS output voltage can be programmed from 1.2 V to 2.4 V with a granularity of 100 mV. The SMPS output voltage can be controlled by the PWRC\_CR5.SMPSLVL[3:0] register.

The relation between the SMPSLVL and the VOUT of the SMPS is given by Table 2:



#### **Table 2. SMPS output voltage**

It is internally clocked at 4 MHz or 8 MHz. It can be clocked at a frequency in-between 4 MHz and 8 MHz by means of the KRM feature. In this case the SMPS can be clocked at System Clock divided by 8 to 16 by unitary steps. This feature is useful to avoid that the channel to be received is at a frequency that is an integer multiple of the SMPS clock.

The device can operate without the internal SMPS either by using a dedicated hardware setting, or by using the bypass-on-the-fly (BOF) feature. The bypass-on-the-fly permits internal connection of the SMPS output to the battery via a current-limited switch (Static mode), or bypass of the SMPS by the use of an internal regulator (dynamic). In both modes the SMPS is off while the bypass-on-the-fly is operating, and a programmable current limitation is provided. The static mode connects the SMPS output to the battery after the first start-up of the STM32WL33xx, and the connection is maintained until a reset occurs. In this case, the transmission is limited to +14dBm. The dynamic mode bypasses the SMPS with a regulator. For instance, this can be done dynamically to use the SMPS during transmission and to bypass the SMPS via a regulator during reception.

The SMPS has the following possible configurations:

- SMPS\_ON
	- the VFBSD pin of the SMPS outputs a regulated voltage (from 1.2V to 2.4V)
	- the SMPS needs a clock.
- No SMPS
	- VFBSD pin must be connected or to an external supply or to VDD
	- VLXSD pin must be floating
	- the SMPS does not need a clock



#### STATIC BYPASS ON THE FLY

- the VFBSD pin is internally connected to VDDSD via a switch, with a maximum current of 40 mA
- the SMPS doesn't need a clock and is disabled
- DYNAMIC BYPASS ON THE FLY
	- the VFBSD pin internally connected to the output of a programmable voltage regulator, with a maximum current of 40mA.
	- the SMPS doesn't need a clock and is disabled

Except for the configuration SMPS OFF, an L/C BOM must be present on the board and connected to the VFBSD pad.



#### **Figure 6. Power supply configuration**

#### **3.5.2 SMPS bypass on-the-fly (BOF)**

Bypass on-the-fly (BOF) is a feature that allows the SMPS to be bypassed. This can be done directly with a power switch (static bypass mode), or via an LDO (dynamic bypass mode).

In case extra radio sensitivity is needed, the user can switch to dynamic bypass mode before entering radio receiver mode. In this way the SPSM is OFF. When BOF is done in static bypass mode, the SMPS is disabled and the SMPS output is connected to the battery via an internal switch. In this case both Deepstop and Run mode operations can be chosen.

When BOF is done in dynamic bypass mode, the SMPS is disabled and the LDO is enabled. The LDO is connected between the battery and the VFBSD pin and its output voltage is programmable like the SMPS. A current limitation is implemented in both static and dynamic bypass modes.



#### **3.5.3 Linear voltage regulators**

The digital power supplies are provided by different regulators:

- main LDO (MLDO):
	- provides 1.2 V from a 1.4 to 3.6 V input voltage
	- supplies both VDD12i and VDD12o when the device is active
	- is disabled during the low power mode (Deepstop)
- Low power LDO (LPREG):
	- stays enabled during both active and low power phases
	- provides 1.0 V or 1.2 V voltage selectable by software
	- not connected to the digital domain when the device is active
	- connected to the VDD12o domain during low power mode (Deepstop)
	- Dedicated LDO (RFLDO) to provide a 1.2 V to the analog RF block

The embedded SMPS step-down converter is inserted between the external power and the LDOs.

#### **Figure 7. Power supply domains overview**



#### **3.5.4 Power voltage supervisor**

The STM32WL33xx device embeds several power voltage monitoring:

- Power On reset (POR) / Power Down reset (PDR) / Brown-Out reset (BOR)
- BORH monitoring
- Power voltage detector (PVD)

#### **3.6 Operating modes**

The STM32WL33xx supports three main operating modes:

- Run mode
- Deepstop mode
- Shutdown mode

The transition from one mode to another one is managed through a PMU state machine.

#### **3.6.1 Run mode**

In Run mode, the STM32WL33xx is fully operational. In Run mode:

• both regulators (MLDO and LPREG) are enabled





- the MLDO provides the power supply for both VDD12i and VDD12o
- the system clock and the bus clock are running
- the CPU core and the radio can be used
- the power consumption may be reduced by gating the clock of the unused peripherals

#### **3.6.2 Deepstop mode**

Deepstop is the only low power mode of the STM32WL33xx allowing the restart from a saved context environment and the application at wake-up to go on running.

The conditions to enter Deepstop mode are:

- The radio (MR\_SUBG) is sleeping (no radio activity)
- The CPU is sleeping (WFI with SLEEPDEEP bit activated)
- No unmasked wake-up sources are active (including those from a previous wakeup sequence for which the software did not clear the associated flag after wakeup) the PWRC\_CR1.LPMS bit is equal to 0.
- The system is clocked on RC64MPLL (HSI or PLL locked mode)
- Reset PWRC\_CR5.GPIORET bit when PWRC\_DBGR.DEEPSTOP2 bit is set, otherwise set PWRC\_CR5.GPIORET bit
- If SMPS clock variable rate multiplier is enabled RCC\_KRMR.KRMEN=1, in order to quarantee a good SMPS startup at next wakeup, its mandatory to put RCC\_CFGR.SMPSDIV=0.

In Deepstop mode:

- The system and the bus clocks are stopped as the RC64MPLL block is OFF
- the VDD12i power domain is switched off
- the VDDI2o power domain is ON and supplied by the LPREG which regulated voltage is:
	- 1.2 V if the LCD is enabled (LCD\_CR.LCDEN=1)
	- 1.2 V if the Comparator scaler is enabled (COMP.SCALEN=1)
	- 1.2 V if the bit PWRC\_CR2.LPREG\_FORCE\_VH=1
	- 1.0 V in all the other cases

The current regulation status of the LPREG is reported by the PWRC\_CR2.LPREG\_VH\_STATUS bit:

- the RAM0 bank is kept in retention
- the other RAM banks are in retention or not, depending on software choice in PWRC CR2 register
- the slow clock can be running or stopped, depending on the software configuration present before Deepstop entry:
	- ON or OFF
	- LSE or LSI source
- The Comparator, LCD, RTC, IWDOG, LC Sensor Controller, DAC and LPUART stay active (if enabled and one slow clock source is ON).
- The MR, SUBG wakeup block including its timer stay active (if enabled and one slow clock source is ON).
- The LPAWUR RFIP wakeup block including its timer stay active (if enabled and one slow clock source is ON).
- The configurations of all the I/Os are latched before entering Deepstop mode:
	- AF configuration is latched only for the I/Os on which is mapped at least one pin of a peripheral that can be active in Deepstop mode (Comparator, LCD, RTC, IWDOG, LC Sensor Controller, DAC and LPUART)
	- I/Os analog switches configuration is retained for the I/Os on which is mapped at least one analog pin of a peripheral that can be active in Deepstop mode (comparator)
	- all the I/Os able to be in output driving either a static low or high level, some of them also the slow clock information LCO or the RTC\_OUT.

A version of the Deepstop mode called DEEPSTOP2 has been implemented to emulate the Deepstop mode without losing the debugger connection and breakpoints nor watchpoints.

- This variant can be selected by setting the PWRC\_DBGR.DEEPSTOP2 bit.
- In this case, the Deepstop mode sequence (entry and exit) is done without shutting down the VDD12i power domain.

Possible wake-up sources are:



- The radio block is able to generate two events to wake up the system through its embedded wake-up timer running on low speed clock:
	- SUBG RFIP wakeup time is reached
- the LPAWUR RFIP is able to generate a wakeup event
- the LCD is able to generate a wakeup event
- the COMP is able to generate a wakeup event (with polarity selection, like I/Os)
- the RTC is able to generate a wakeup event
- the LC sensor controller is able to generate a wakeup event
- the LPUART is able to generate a wakeup event
- the IWDG is able to generate a reset event
- All I/Os are able to wake up the system.

At wakeup, the hardware resources located in the VDD12i power domain are reset, the CPU reboots. The reason for wakeup is visible in a PWRC register.

#### **3.6.3 Shutdown mode**

The Shutdown mode is the least power consuming mode. The conditions to enter Shutdown mode are the same conditions needed to enter Deepstop mode except that the PWRC\_CR1.LPMS bit must be equal to 1. (PWRC\_DBGR.DEEPSTOP2 bit must be maintained equal to 0).

In Shutdown mode, the STM32WL33xx is in ultra-low power consumption: all voltage regulators, clocks and the RF interface are not powered. The STM32WL33xx can enter shutdown mode by internal software sequence. There are two ways to exit shutdown mode: by asserting and de-asserting the RSTN pin or by configurable pulse polarity on GPIO PB0.

In Shutdown mode:

- The system is powered down as both the regulators are OFF
- The VDDIO power domain is ON
- All the clocks are OFF, LSI and LSE are OFF
- The I/O pull-ups and pull-downs can be controlled during Shutdown mode, depending on the software configuration
- Two wake-up sources are available: a low pulse on the RSTN pin or a configurable pulse polarity on GPIO PB0.

The exit from Shutdown is like a POR start up. The BOR feature can be enabled or disabled during Shutdown.



## **3.7 Reset management**

The STM32WL33xx offers two resets:

- PORESETn: this reset is provided by the APMU analog power management unit block and corresponds to a POR or BOR root cause. It is linked to power voltage ramp-up or ramp-down. This reset impacts all resources of the STM32WL33xx device.
- Exit from Shutdown mode is equivalent to a POR/BOR and thus generates a PORESETn.
- The PADRESETn (system reset): this reset is built through several sources:
	- PORESETn
	- Reset due to the watchdog The STM32WL33xx embeds a watchdog timer, which may be used to recover from software crashes.
	- Reset due to CPU Lockup. The Cortex-M0+ generates a lockup to indicate the core is in the lock-up state resulting from an unrecoverable exception. The lock-up reset is masked if a debugger is connected to the Cortex-M0+.
	- Software system reset. The system reset request is generated by the debug circuitry of the Cortex-M0+. The debugger sets the SYSRESETREQ bit of the application interrupt and reset control register (AIRCR). This system reset request through the AIRCR can also be done by the embedded software (into the hardfault handler for instance).
	- Reset from the NRSTn external pin The NRSTn pin toggles to inform that a reset has occurred.

The PADRESETn resets all resources of the STM32WL33xx, except:

- debug features
- flash controller key management
- RTC timer
- power controller unit
- part of the RCC registers

The pulse generator guarantees a minimum reset pulse duration of 20 us for each internal reset source. In case of reset from the RSTN external pad, the reset pulse is generated when the pad is asserted low.



## **3.8 Clock management**

Three different clock sources may be used to drive the system clock (CLK\_SYS) of the STM32WL33xx (see [Figure 8. Fast clock tree generation\)](#page-19-0):

- HSI: high speed internal 64 MHz RC oscillator
- PLL64M: 64 MHz PLL clock based on HSE 48 MHz
- HSE (High Speed External):

or

- high speed 48 MHz external crystal
- provided by a single ended 48 MHz input instead of a crystal

The STM32WL33xx has also a slow frequency clock tree used by some peripherals (RTC, watchdog, LPUART, LCDC, LPAWUR and MR\_SUBG radio timer). Three different clock sources can be used for this slow clock tree:

- LSI: low speed low drift internal RC with a fixed frequency between 24 kHz and 49 kHz depending on the sample. It is called the 32 kHz clock within this document for simplicity.
- LSE:
	- 32.768 kHz low speed external crystal.

or

- provided by a single-ended 32.768 kHz input instead of a crystal
- The CLOCK\_ROOT\_DIV/512 (see [Figure 8\)](#page-19-0): In this case, the slow clock is not available in Deepstop mode and it must not be used for peripherals working in Deepstop mode.

[Figure 8](#page-19-0) provides an overview of the fast clock tree in the STM32WL33xx.



<span id="page-19-0"></span>



#### **3.8.1 System clock details**

The HSI and the PLL64M clocks are provided by the same analog block which can synthesize:

- a non-accurate clock (target is 1% typical) when no external XO provides an input clock to this block
- an accurate clock when the external XO provides the 48 MHz and once its internal PLL is locked.

The use of PLL64M or HSE as clock source is mandatory for sub-1 GHz radio operations (because a high accuracy clock is needed).

This fast clock source is used to generate all the fast clock of the device through dividers as shown in [Figure 8.](#page-19-0) After reset, the CLK SYS is divided by four to provide a 16 MHz to the whole system (CPU, DMA, memories, and peripherals). Then the software can program another system clock frequency (CLK\_SYS) in the following way using the RCC\_CFGR.CLKSYSDIV bits:

- 000: CLK\_SYS is CLK\_ROOT
- 001: CLK\_SYS is CLK\_ROOT/2
- 010: CLK SYS is CLK ROOT/4 (HSESEL = 0) or CLK ROOT/3 (HSESEL = 1)
- 011: CLK\_SYS is CLK\_ROOT/8 (HSESEL = 0) or CLK\_ROOT/6 (HSESEL = 1) (forbidden when radio is in use)
- 100: CLK\_SYS is CLK\_ROOT/16 (HSESEL = 0) or CLK\_ROOT/12 (HSESEL = 1) (forbidden when radio or ADC is in use)
- 101: CLK\_SYS is CLK\_ROOT/32 (HSESEL = 0) or CLK\_ROOT/24 (HSESEL = 1) (forbidden when radio or ADC is in use)
- 110: CLK\_SYS is CLK\_ROOT/64 (HSESEL = 0) or CLK\_ROOT/48 (HSESEL = 1) (forbidden when radio or ADC is in use)

Forbidden configuration means that the "in use" feature cannot work if the system clock runs at this frequency. Special care must be taken when programming the CLK\_SYS as some constraints need to be respected: CLK\_SYS frequency must be greater or equal to CLK\_MR\_SUBGHz.

#### **3.9 Boot mode**

Following CPU boot, the application software can modify the memory map at address 0x0000 0000. This modification is performed by programming the REMAP bit in the flash controller. The following memory can be remapped:

main flash memory SRAM0 memory

The STM32WL33xx SOC has a pre-programmed bootloader supporting USART protocol with automatic baud rate detection. The main features of the embedded bootloader are:

- auto baud rate detection up to 1 Mbps
- flash mass erase, section erase
- flash programming
- flash readout protection enable/disable

The pre-programmed bootloader is an application, which is stored in the STM32WL33xx internal ROM at manufacturing time by STMicroelectronics. This application allows upgrading the device flash memory with a user application using a serial communication channel (USART).

The bootloader is activated by hardware by forcing PA10 high during hardware reset, otherwise, application residing in flash memory is launched.

STMicroelectronics provides a boot loader executed after each CPU reboot. This boot loader has its own documentation.



## **3.10 General purpose inputs/outputs (GPIO)**

Each general-purpose I/O port has four 32-bit configuration registers, two 32-bit data registers, and a 32-bit set/ reset register. In addition, all GPIOs have a 32-bit locking register and two 32-bit alternate function selection registers.

Each of the GPIO pins can be configured by software:

- Output states: push-pull or open drain + pull-up/down
- Output data from output data register or peripheral (alternate function output)
- Speed selection for each I/O
- Input states: floating, pull-up/down, analog
- Input data to input data register or peripheral (alternate function input)
- Bit set and reset register for bitwise write access
- Locking mechanism provided to freeze the I/O port configurations
- Analog function
- Alternate function selection registers
- Fast toggle capable of changing every clock cycle
- Highly flexible pin multiplexing allows the use of I/O pins as GPIOs or as one of several peripheral functions.

## **3.11 Direct memory access (DMA)**

Direct memory access (DMA) provides high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations. The implemented DMA has an arbiter for handling the priority between DMA requests. The DMA main features are as follows:

- Eight independently configurable channels (requests)
- Each of the eight channels is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software
- Priorities between requests from channels of the DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, and so on.)
- Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size
- Support for circular buffer management
- event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel
- Memory-to-memory transfer (SRAM0/SRAM1)
- Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers
- Access to SRAMs, APB0 and APB1 peripherals as source and destination
- Programmable number of data to be transferred: up to 65536

## **3.12 Nested vectored interrupt controller (NVIC)**

The interrupts are handled by the Cortex-M0+ Nested Vector Interrupt Controller (NVIC). The NVIC controls specific Cortex-M0+ interrupts (address 0x00 to 0x3C) as well as 32 user interrupts (address 0x40 to 0xBC). In the STM32WL33xx device, the user interrupts have been connected to the interrupt signals of the different peripherals (GPIO, flash controller, timer, USART, and so on). These interrupts can be controlled using the ISER, ICER, ISPR and ICOR registers (see "Cortex-M0+ Devices Generic User Guide").



## **3.13 Advanced encryption standard hardware accelerator (AES)**

The AES hardware accelerator can be used to both encrypt and decrypt data using the AES algorithm. It is a fully compliant implementation of the advanced encryption standard (AES) as defined by Federal Information Processing Standards Publication (FIPS PUB 197, 2001 November 26). Multiple key sizes and chaining modes are supported: ECB, CBC, CTR for key sizes of 128 bits The AES is a 32-bit AHB peripheral. It supports DMA single transfers for incoming and outgoing data (two DMA channels required). The AES IP provides hardware acceleration to AES crypto algorithm packaged in STM32WL33xx crypto library (excluding key length of 192-bit). The main features of the AESare:

- NIST FIPS publication 197, Advanced Encryption Standard (AES) compliant implementation
- 128-bit data block processing
- Support for cipher keys length of 128-bit
- Encryption and decryption with multiple chaining modes: Electronic Code Book (ECB) Cipher Block Chaining (CBC) – Counter Mode (CTR)
- 51 clock cycles for processing one 128-bit block of data with a 128-bit key in ECB mode
- Integrated key scheduler with its key derivation stage (ECB or CBC decryption only)
- 32-bit AHB interface for register accesses, supporting complete word access only (32- bit). NB: AHB sequential accesses are not supported.
- 128-bit registers for storing initialization vectors (4× 32-bit)
- 1x32-bit INPUT buffer and 1x32-bit OUTPUT buffer
- Automatic data flow control with support of direct memory access (DMA) using two channels (one for incoming data, one for processed data). Single transfers only.
- Data swapping logic to support 1-bit, 8-bit, 16-bit or 32-bit data
- Possibility for software to suspend a message if the IP needs to process another message with a higher priority (context swapping)

## **3.14 True random number generator (RNG)**

The RNG is a random number generator based on a continuous analog noise that provides a 16-bit value to the host when read.

## **3.15 Cyclic redundancy check (CRC)**

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator with polynomial value and size. Among other applications, the CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a mean to verify the flash memory integrity. The CRC calculation unit helps to compute a signature of the software during runtime, which can later be compared with a reference signature generated at link-time, and which can be stored at a given memory location.



## **3.16 General purpose timers**

The STM32WL33xx embeds one general purpose timer (TIM2) supporting up to 4 independent channels, one general purpose timer (TIM16) supporting one single channel and one complementary.

#### **3.16.1 General Purpose timer (TIM2)**

The general purpose 16-bit timer (TIM2) consists of a 16-bit auto-reload counter driven by a programmable prescaler.

It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler on the timer input clock which is at 32MHz.

The TIM2 main features are:

- 16-bit up, down, up/down auto-reload counter
- 16-bit programmable prescaler allowing division (also "on the fly") the counter clock frequency either by any factor between 1 and 65536
- Up to 4 independent channels for:
	- input capture
	- output compare
	- PWM generation (edge and center-aligned mode)
	- one-pulse mode output
- Synchronization circuit to control the timer with external signals and to interconnect several timers together
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Interrupt/DMA generation on the following events:
	- update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
	- input capture
	- output comparison
	- trigger event (counter start, stop, initialization or count by internal/external trigger)
- Supports incremental (quadrature) encoder for positioning purposes
- Trigger input for external clock or cycle-by-cycle current management
- The counter can be frozen in debug mode

#### **3.16.2 General purpose timer (TIM16)**

The TIM16 timer consists of a 16-bit auto-reload counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescaler.

The main TIM16 features are:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535
- One channel for:
	- input capture
	- output comparison
	- PWM generation (edge-aligned mode)
	- one-pulse mode output
	- trigger event (counter start, stop, initialization or count by internal/external trigger)
- Complementary output with programmable dead-time
- Synchronization circuit to control the timer with external signals and to interconnect several timers together
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Break input to put the timer's output signals in the reset state or a known state





- Interrupt/DMA generation on the following events:
	- update: counter overflow
	- input capture
	- output comparison
	- break input (interrupt request)
- Synchronization circuit to trigger the DAC
- The counter can be frozen in debug mode.

## **3.17 Independent watchdog (IWDG)**

TheSTM32WL33 integrates an embedded watchdog peripheral which offers a combination of high safety level, timing accuracy and flexibility of use. The independent watchdog peripheral serves to detect and resolve malfunctions due to software failure, and to trigger system reset when the counter reaches a given timeout value. The independent watchdog (IWDG) is clocked by its own dedicated low-speed clock (LSI) and thus stays active even if the main clock fails.

The IWDG is best suited to applications which require the watchdog to run as a totally independent process outside the main application but have lower timing accuracy constraints. The counter can be frozen in debug mode.

## **3.18 Real-time clock (RTC)**

The STM32WL33xx integrates a real-time clock (RTC). It is an independent BCD timer/counter. The RTC provides a time of day/clock/calendar with programmable alarm interrupt. RTC includes also a periodic programmable wake-up flag with interrupt capability. The RTC provides an automatic wake-up to manage all low power modes.

Two 32-bit registers contain seconds, minutes, hours (12- or 24-hour format), day (day of week), date (day of month), month, and year, expressed in binary coded decimal format (BCD). The sub-second value is also available in binary format. Compensations for 28-, 29- (leap year), 30-, and 31-day months are performed automatically. Daylight saving time compensation can also be performed. Additional 32-bit registers contain the programmable alarm sub seconds, seconds, minutes, hours, day, and date.

One anti-tamper detection pin with programmable filter is available. A timestamp feature can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, by a tamper event, or by a switch to Deepstop mode.

A digital calibration circuit is available to compensate for quartz crystal inaccuracy. After power-on reset, all RTC registers are protected against possible parasitic write accesses. As long as the supply voltage remains in the operating range, the RTC never stops, regardless of the device status (Run mode, low power mode or under system reset).

The RTC contains 5 backup registers which are supplied through a switch that takes power either from the VDD12I supply (when present) or from the VDD12O pin.

The backup registers are 32-bit registers used to store 20 bytes of user application data when VDD12I power is not present. They are not reset by a system or power reset, or when the device wakes up from Deepstop mode.

All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes. The counter can be frozen in debug mode.

## **3.19 Inter-integrated circuit interface (I2C)**

The I2C (inter-integrated circuit) bus interface handles communications between the microcontroller and the serial I2C bus. It provides multi master capability, and controls all I2C bus-specific sequencing, protocol, arbitration, and timing. It supports Standard-mode (Sm), Fast-mode (Fm) and Fast-mode Plus (Fm+).

It is also SMBus (system management bus) and PMBus (power management bus) compatible.

DMA can be used to reduce CPU overload. The counter can be frozen in debug mode.



## **3.20 Universal synchronous/asynchronous receiver transmitter (USART)**

The STM32WL33xx embeds a universal synchronous asynchronous receiver transmitter (USART) that offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The USART offers a very wide range of baud rates using a fractional baud rate generator.

It supports synchronous one-way communication and half-duplex single wire communication. It also supports the LIN (local interconnection network), SmartCard Protocol and IrDA (infrared data association) SIR ENDEC specifications, and modem operations (CTS/RTS). It also supports multiprocessor communications.

High speed data communication is possible by using the DMA (direct memory access) for multibuffer configuration.

The USART main features are:

- Full-duplex asynchronous communication
- NRZ standard format (mark/space)
- Configurable oversampling method by 16 or 8 to give flexibility between speed and clock tolerance
- Baud rate generator systems
- Two internal FIFOs for transmit and receive data, that can be enabled/disabled by software. FIFOs come with status flags for FIFOs states.
- A common programmable transmit and receive baud rate of up to 2Mbit/s with the clock frequency at 16 MHz and oversampling is by 8
- Dual clock domain with a dedicated kernel clock allowing baud rate programming independent from the PCLK reprogramming.
- Auto baud rate detection
- Programmable data word length (7 or 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Synchronous master/slave mode and clock output/input for synchronous communications
- SPI slave transmission underrun error flag Single-wire half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Communication control/error detection flags
- Parity control:
	- Transmits parity bit
	- Checks parity of received data byte
- Interrupt sources with flags
- Multiprocessor communications
- Wake up from mute mode (by idle line detection or address mark detection)



## **3.21 Low power universal asynchronous receiver transmitter (LPUART)**

The low power universal asynchronous receiver transmitted (LPUART) is an UART which allows bidirectional UART communications with a limited power consumption. Only 32.768 kHz LSE clock is required to allow UART communications up to 9600 baud/s. Higher baud rates can be reached when the LPUART is clocked by clock sources different from the LSE clock.

Even when the microcontroller is in stop mode, the LPUART can wait for an incoming UART frame while having an extremely low energy consumption. The LPUART includes all necessary hardware support to make asynchronous serial communications possible with minimum power consumption.

It supports half-duplex single wire communications and modem operations (CTS/RTS). It also supports multiprocessor communications.

DMA (direct memory access) can be used for data transmission/reception.

The main features are:

- Full-duplex asynchronous communications
- NRZ standard format (mark/space)
- Programmable baud rate
- From 300 baud/s to 9600 baud/s using a 32.768 kHz clock source
- Higher baud rates can be achieved by suing a higher frequency clock source
- Two internal FIFOs for transmit and receive data, that can be enabled/disabled by software. FIFOs come with status flags for FIFOs states.
- Dual clock domain allowing:
	- UART functionality and wakeup from stop mode
	- convenient baud rate programming independent from the PCLK reprogramming
- Programmable data word length (7 or 8 or 9 bits)
- Programmable data order with MSB-first or LSB-first shifting
- Configurable stop bits (1 or 2 stop bits)
- Single-wire half-duplex communications
- Continuous communications using DMA
- Received/transmitted bytes are buffered in reserved SRAM using centralized DMA
- Separate enable bits for transmitter and receiver
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
	- Transfer detection flags:
		- receive buffer full
		- transmit buffer empty
		- busy and end-of-transmission flags
- Parity control:
	- transmits parity bit
	- checks parity of received data byte
- Four error detection flags:
	- overrun error
	- noise detection
	- frame error
	- parity error
- Interrupt sources with flags
- Multiprocessor communications: the LPUART enters mute mode if the address does not match
- Wakeup from mute mode (by idle line detection or address mark detection)



## **3.22 Serial peripheral interface (SPI/I2S)**

The STM32WL33xx embeds two serial peripheral interfaces (SPIs), the SPI1 and SPI3. The SPI3 supports I2S protocol in addition to SPI features. SPI1 does not support I2S.

SPI or I2S mode is selectable by software. SPI Motorola mode is selected by default after a device reset.

The SPI interfaces allow communication at up to 32 Mbit/s in both master and slave modes.

The serial peripheral interface (SPI) protocol supports half-duplex, full-duplex and simplex synchronous, serial communication with external devices. The interface can be configured as master, and in this case it provides the communication clock (SCK) to the external slave device. The interface is also capable of operating in multimaster configuration.

The Inter-IC sound (I2S) protocol is also a synchronous serial communication interface. It can operate in slave or master mode with full duplex and half-duplex communication. It can address four different audio standards including the Philips I2S standard, the MSB- and LSB-justified standards and the PCM standard.

The main SPI features are:

- Master or slave operation
- Full-duplex synchronous transfers on three lines
- Half-duplex synchronous transfer on two lines (with bidirectional data line)
- Simplex synchronous transfers on two lines (with unidirectional data line)
- 4-bit to 16-bit data size selection
- Multimaster mode capability
- 8 master mode baud rate prescalers up to fPCLK/2
- Slave mode frequency up to fPCLK/2
- NSS management by hardware or software for both master and slave: dynamic change of master/slave operations
- Programmable clock polarity and phase
- Programmable data order with MSB-first or LSB-first shifting
- Dedicated transmission and reception flags with interrupt capability
- SPI bus busy status flag
- SPI Motorola support
- Hardware CRC feature for reliable communication:
	- CRC value can be transmitted as last byte in Tx mode
	- automatic CRC error checking for last received byte
- Master mode fault, overrun flags with interrupt capability
- CRC error flag
- Two 32-bit embedded Rx and Tx FIFOs with DMA capability
- SPI TI mode support
- DMA capability for transmission and reception (16-bit wide)

The main I2S features are:

- Half-duplex communication (only transmitter or receiver)
- Master or slave operations
- 8-bit programmable linear prescaler to reach accurate audio sample frequencies (from 8 kHz to 192 kHz)
- Data format may be 16-bit, 24-bit or 32-bit
- Packet frame is fixed to 16-bit (16-bit data frame) or 32-bit (16-bit, 24-bit, 32-bit data frame) by audio channel
- Programmable clock polarity (steady state)
- Underrun flag in slave transmission mode, overrun flag in reception mode (master and slave) and Frame Error Flag in reception and transmitter mode (slave only)
- 16-bit register for transmission and reception with one data register for both channel sides



- Supported I2S protocols:
	- I2S Philips standard
	- MSB-Justified standard (left-justified)
	- LSB-Justified standard (right-justified)
	- PCM standard (with short and long frame synchronization on 16-bit channel frame or 16-bit data frame extended to 32-bit channel frame)
- Data direction is always MSB first
- DMA capability for transmission and reception (16-bit wide)
- Master clock can be output to drive an external audio component. Ratio is fixed at 256 × FS (where FS is the audio sampling frequency)

## **3.23 Liquid crystal display controller (LCD)**

The LCD controller is a digital controller/driver for monochrome passive liquid crystal display (LCD) with up to 8 common terminals and up to 16 segment terminals to drive 64 (16x4) or 96 (12x8) LCD picture elements (pixels). The exact number of terminals depends on the device pinout.

The LCD is made up of several segments (pixels or complete symbols) which can be turned visible or invisible. Each segment consists of a layer of liquid crystal molecules aligned between two electrodes. When a voltage greater than a threshold voltage is applied across the liquid crystal, the segment becomes visible. The segment voltage must be alternated to avoid an electrophoresis effect in the liquid crystal (which degrades the display). The waveform across a segment must then be generated so as to avoid having a direct current (DC).

The main LCD features are:

- Highly flexible frame rate control.
- Supports Static, 1/2, 1/3, 1/4 and 1/8 duty
- Supports Static, 1/2, 1/3 and 1/4 bias
- Double buffered memory allows data in LCD\_RAM registers to be updated at any time by the application firmware without affecting the integrity of the data displayed.
	- LCD data RAM of up to 16 x 32-bit registers which contain pixel information (active/inactive)
	- Software selectable LCD output voltage (contrast) from VLCDmin to VLCDmax
- No need for external analog components:
	- Astep-up converter is embedded to generate an internal VLCD voltage higher than VDD
	- Software selection between external and internal VLCD voltage source. In the case of an external source, the internal boost circuit is disabled to reduce power consumption
	- A resistive network is embedded to generate intermediate VLCD voltages
	- The structure of the resistive network is configurable by software to adapt the power consumption to match the capacitive charge required by the LCD panel.
	- Integrated voltage output buffers for higher LCD driving capability
- The contrast can be adjusted using two different methods:
	- When using the internal step-up converter, the software can adjust VLCD between VLCDmin and VLCDmax
	- Programmable dead time (up to 8 phase periods) between frames
- Full support of Low power modes: the LCD controller can be displayed in DEESTOP mode or can be fully disabled to reduce power consumption
- Built in phase inversion for reduced power consumption and EMI (electromagnetic interference)
- Start of frame interrupt to synchronize the software when updating the LCD data RAM
- Blink capability:
	- Up to 1, 2, 3, 4, 8 or all pixels which can be programmed to blink at a configurable frequency
	- Software adjustable blink frequency to achieve around 0.5 Hz, 1 Hz, 2 Hz or 4 Hz
- Used LCD segment and common pins should be configured as GPIO alternate functions and unused segment, and common pins can be used for general purpose I/O or for another peripheral alternate function.



## **3.24 Analog digital converter (ADC)**

The STM32WL33xx SOC embeds a 12-bit ADC. The ADC consists in a 12-bit successive approximation analogto-digital converter (SAR) with 2 x 8 multiplexed channels allowing measurements of up to eight external sources and up to three internal sources.

The main ADC features are:

- Conversion frequency is up to 1 Msample/s
- Three input voltage ranges are supported (0 to 1.2 V, 0 to 2.4 V, 0 to 3.6 V)
- Up to eight analog single ended channels or four analog differential inputs or a mix of both.
- Temperature sensor conversion.
- Battery level conversion up to 3.7 V
- Continuous or single acquisition
- ADC mode conversion only available, programmable in continuous or single mode
- ADC Down Sampler for multi-purpose applications to improve analog performance while off-loading the CPU (ratio adjustable from 1 to 128)
- A watchdog feature to inform when data is outside thresholds
- DMA capability
- Interrupt sources with flags

#### **3.24.1 Temperature sensor**

The temperature sensor can be used to measure the junction temperature (Tj) of the device. The temperature sensor is internally connected to the ADC input channels which are used to convert the sensor output voltage to a digital value. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

## **3.25 Analog comparator (COMP)**

The STM32WL33xx output embeds one ultra-low power analog comparator COMP.

The comparator can be used for a variety of functions including:

- Wake-up from low-power mode triggered by an analog signal
- Analog signal conditioning
- Cycle-by-cycle current control loop when combined with a PWM output from a timer
- The comparator has configurable plus and minus inputs used for flexible voltage selection:
	- multiplexed I/O pins
	- internal reference voltage and three submultiple values (1/4, 1/2, 3/4) provided by scaler (buffered voltage divider)
	- DAC output
- Programmable hysteresis
- Programmable speed / consumption
- The outputs can be redirected to an I/O or to timer inputs for triggering:
	- break events for fast PWM shutdown
	- cycle-by-cycle current control, using OCREF\_CLR\_INT through ETR inputs
	- capture events
- Comparator output with blanking source
- The comparator has interrupt generation capability with wake-up from Sleep and Deepstop modes (through the PWR controller).



## **3.26 Digital to analog converter (DAC)**

The STM32WL33xx embeds one ultra-low power 6-bit DAC module. The DAC may be used in conjunction with the DMA controller.

The DAC has three output channels:

- DACOUT GPIO connected to GPIO PA13
- DACOUT VCMBUF connected to VCMBUFF
- DACOUT\_COMPMINUS connected to COMP MINUS input

Main DAC features:

- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- DMA capability
- DMA underrun error detection and interrupt generation
- External triggers (GPIO, TIM16) for conversion
- Input voltage reference

## **3.27 LC sensor controller (LCSC)**

The LC sensor controller controls DAC, COMP power-on/power-off and dedicated GPIOs (PB1, PA14, PB2) for the measurement of LC networks damping times. The LC damping time measurements are used in fluid (typically water) metering applications.

In this kind of application, the flow of a fluid in a pipe forces the rotation of a wheel, whose number of revolutions permits to quantify the amount of consumed fluid. Three external LC networks, positioned on top of the wheel, permit the counting of the revolutions. These networks are to be connected to identified GPIOs. Two of them allow to find the position of the rotating wheel, whereas the other one is necessary to avoid tamper.

LC sensor controller main features:

- Manage the sequence of measurement of the 3 LC available networks (LCA, LCB, LCT)
- Manages the power-on/power-off of COMP, DAC
- Count the number of comparator (COMP) output edges for each LC to determine the wheel position or if there is any tamper
- Count the number of wheel revolutions (a full revolution means that the wheel has started rotating from a defined initial position up to returning to this position)
- Wakeup from low-power modes (WFI or Deepstop) and notify the system through an interrupt when the total number of wheel revolutions reaches a given threshold fixed by the application user.

#### **3.28 Debug support (DBG)**

The STM32WL33xx embeds an Arm serial wire debug (SWD) interface that enables interactive debugging and programming of the device. The interface is composed of only two pins: SWDIO and SWCLK. The enhanced debugging features for developers allow up to 4 breakpoints and up to 2 watchpoints.



## **4 Pinouts and pin description**

The STM32WL33xx comes in two package versions: VQFPN32 offering 17 GPIOs, and VFQFPN48 offering 32 GPIOs.

**Figure 9. Pinout top view (QFN32 package - 5 mm x 5 mm)**







*Note: All PAx and PBx type pins can wake up the circuit.*

DT58209V1

#### **Table 3. Pin description**



## **STM32WL33xx**

**Pinouts and pin description**





#### **STM32WL33xx Pinouts and pin description**



### **Table 4. Alternate function port A**





#### **Table 5. Alternate function port B**


## **5 Application circuits**

The schematics below are purely indicative.

#### **Figure 11. STM32WL33xx application circuit without SMPS, VFQFPN48 package**







#### **Table 6. Application circuit external components**





## **6 Electrical characteristics**

#### **6.1 Parameter conditions**

Unless otherwise specified, all voltages are referenced to ground (GND).

#### **6.1.1 Minimum and maximum values**

Unless otherwise specified, the minimum and maximum values are guaranteed in the following standard conditions:

- Ambient temperature is  $TA = 25 °C$
- Supply voltage is VDD: 3.3 V
- System clock frequency is 64 MHz (clock source HSI)
- SMPS clock frequency is 4 MHz, if not specified otherwise

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean ±3σ).

#### **6.1.2 Typical values**

Unless otherwise specified, typical data are based on TA =  $25 °C$ , VDD = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2\sigma$ ).



## **6.2 Absolute maximum ratings**

Absolute maximum ratings are those values above which damage to the device may occur. Functional operation under these conditions is not implied. All voltages refer to GND.



#### **Table 7. Absolute maximum ratings**

*1. VDD\_1 and VDD\_2 to be shorted on PCB.*

#### **Table 8. Current characteristics**



#### **Table 9. Thermal characteristics**



<span id="page-40-0"></span>

## **6.3 Operating conditions**

#### **6.3.1 Operating range**

#### **Table 10. Operating range**



#### **6.3.2 Thermal properties**

The maximum chip junction temperature  $(T_{Jmax.})$  must never exceed the values in general operating conditions. The maximum chip-junction temperature,  ${\sf T_J}$  max., in degrees Celsius, can be calculated using the equation:

$$
T_J \text{max.} = T_A \text{max.} + (PD \text{max} \times \theta JA) \tag{1}
$$

where:

- $\bullet$   $\mathsf{T}_{\mathsf{A}}$  max. is the maximum ambient temperature in  $\mathsf{C}$
- ΘJA is the package junction-to-ambient thermal resistance, in °C/W
- PD max. is the sum of PINT max. and PI/O max. (PD max. = PINT max. + PI/O max.)
- PINT max. is the product of  $I_{DD}$  and  $V_{DD}$ , expressed in Watts. This is the maximum chip internal power

PI/O max represents the maximum power dissipation on output pins:

PI/O max. = Σ (V<sub>OL</sub> × I<sub>OL</sub>) + Σ ((V<sub>DD</sub> – V<sub>OH</sub>) × I<sub>OH</sub>)

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the applications.

#### **Table 11. Thermal data**





#### **6.3.3 Supply current characteristics**

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The MCU is put under the following conditions:

- all I/O pins are in pull-up or pull-down configuration
- all peripherals are disabled except when explicitly mentioned
- the flash memory access time is adjusted with the minimum number of wait states.

#### **Table 12. Shutdown and Reset current**



#### **Table 13. Current consumption in Deepstop mode**



*1. The current consumption in Deepstop mode is measured considering that the entire SRAM is retained.*

*2. LCD division ratio 256, all pixels active, no LCD connected.*

*3. LCD 1/3 bias, division ratio 64, all pixels active, no LCD connected.*



#### **Table 14. Current consumption in Run and WFI mode with SMPS ON (SMPS frequency 4 MHz, SMPS Vout =1.4 V)**



#### **Table 15. Current consumption in Run and WFI mode with SMPS bypassed**





## **Table 16. Peripheral current consumption at VDD=3.3V, T=25°C System clock 32 MHz, SMPS ON**



#### **6.3.4 RF general characteristics**

All performance data are referred to a 50  $\Omega$  antenna connector, via reference design.

Two reference test conditions are used in the RX measurements: high performance mode (HPM), where the priority is given to the performances, and low power mode (LPM) where the priority is given to the low consumption.

High performance mode (HPM) conditions:  $V_{DD}$  = 3.3 V, T<sub>A</sub> = 25 ° C, SMPS ON, SMPS frequency 4 MHz (unless otherwise stated), SMPS  $V_{\text{out}}$  = 1.4 V,16 MHz system clock, HSIPLL mode, HSE GMC setting 0x0A and PA\_LEVEL7 = 81.

Low power mode (LPM) conditions: SMPS ON (unless otherwise stated), SMPS frequency 4 MHz (unless otherwise stated), SMPS V<sub>out</sub> =1.2 V, LDO RF bypassed, 16 MHz system clock, HSE direct mode, HSE GMC setting 0x0A.

For RX current consumption, the global SOC consumption is reported as well as the computed contribution due to the sub-1 GHz radio alone (difference between the global consumption and the SOC consumption in WFI mode).

Transmission measurements are performed for  $V_{DD}$  = 3.3 V, T<sub>A</sub> = 25 ° C, SMPS ON, high performance mode (HPM).

#### **Table 17. Current consumption in reception, fc = 915 MHz**



#### **Table 18. Current consumption in reception, fc = 868 MHz (SMPS clock frequency = 4.27 MHz)**



#### **Table 19. Current consumption in reception, fc = 433 MHz**



#### **Table 20. Current consumption in transmission, fc = 433 MHz**







#### **Table 22. Current consumption in transmission mode, fc = 915 MHz**



#### **Table 23. RF state transition times**



#### **Table 24. General characteristics**



If "Manchester" or "3-out-of-6" or FEC coding options are enabled the actual bit rate is affected as follows:

#### **Table 25. Data rate with different coding options**



#### **6.3.5 RF receiver**

Characteristics measured over recommended operating conditions unless otherwise specified. All typical values are referred to 25°C temperature, VBAT = 3.3 V, no frequency offset in the RX signal. The whole performances are referred to the reference design configured for 16 dBm output power (TX\_HP pin connected/TX pin floating) unless otherwise stated.

Two reference test conditions are used in the RX measurements: High performance mode (HPM), where the priority is given to the performances, Low power mode (LPM) where the priority is given to the low consumption.

- High performance mode (HPM) conditions:  $V_{DD} = 3.3V$ ,  $T_A = 25^{\circ}$  C, SMPS ON, SMPS frequency 4 MHz (unless otherwise stated), SMPS  $V_{\text{out}}$  =1.4V, 16 MHz system clock, HSIPLL mode, HSE GMC setting 0x0A.
- Low power mode (LPM) conditions: SMPS ON, SMPS frequency 4MHz (unless otherwise stated), SMPS V<sub>out</sub> =1.2V, LDO RF bypassed, 16 MHz system clock, HSE direct mode, HSE GMC setting 0x0A.

RX blocking and selectivity tests are performed in ETSI conditions: the wanted signal is 3dB higher than the ETSI sensitivity, given by the following formula:

#### *ETSI\_sensitivity* = 10 log *CHFkHz* - 117 *dBm*

#### **Table 26. RF receiver characteristics**





#### **Table 27. Sensitivity at 169 MHz (SMPS clock frequency= 4 MHz)**

#### **Table 28. Blocking, selectivity and saturation at 169 MHz (SMPS clock frequency= 4 MHz)**





## **Table 29. Saturation and image rejection at 169 MHz (SMPS clock frequency= 4 MHz)**





#### **Table 30. Sensitivity at 433 MHz (SMPS clock frequency= 4 MHz)**

## **Table 31. Blocking, selectivity and saturation at 433 MHz (SMPS clock frequency= 4 MHz)**







#### **Table 32. Sensitivity at 868.5 MHz (SMPS clock frequency = 4.27 MHz)**



*1. For optimal results in 868 MHz sensitivity tests, the KRM feature needs to be used.*



## **Table 33. Blocking, selectivity and saturation at 868 MHz (SMPS clock frequency = 4.27 MHz)**



## **Table 34. Sensitivity at 915 MHz (SMPS clock frequency= 4 MHz)**







#### **6.3.6 RF transmitter**

Characteristics measured over recommended operating conditions unless otherwise specified. All typical values are referred to a temperature of 25 °C, VBAT = 3.3 V. All performance data is referred to the reference design with a 50-ohm antenna connector.

Transmission measurements are performed for  $V_{DD}$  = 3.3 V, TA = 25 °C, SMPS ON, SMPS frequency 4 MHz, SMPS V<sub>out</sub> value dependent on the desired output power =1.4V, 16 MHz system clock, HSIPLL mode, HSE GMC setting 0x0A

TX measurements are given for HPM test conditions:

 $V_{DD}$  = 3.3V, T<sub>A</sub> = 25° C, SMPS ON, SMPS frequency 4 MHz (unless otherwise stated), SMPS V<sub>out</sub> according to output power, 16 MHz system clock, HSI mode.



#### **Table 36. RF transmitter characteristics**

#### **Table 37. PA impedance**



#### **Table 38. Regulatory standards**



**STM32WL33xx Electrical characteristics**

TX measurements are given for HPM test conditions:  $V_{DD}$  = 3.3 V, T<sub>A</sub> = 25 °C, SMPS ON, SMPS frequency 4 MHz, SMPS V<sub>out</sub> according to output power, 16 MHz system clock, HSI mode.

- **10 dBm measurements conditions**: SMPS ON Vout = 1.4 V, Continuous Wave (CW), TX pin connected, TX mode, 10 dBm BOM.
- **16 dBm measurements conditions**: Continuous Wave (CW), TXHP pin connected, TXHP mode, 16 dBm BOM and PA\_DGEN\_ON:
	- $-$  433 MHz band: SMPS ON Vout = 1.6 V
	- 868 MHz band: SMPS ON Vout = 1.5 V
	- 915 MHz band: SMPS ON Vout = 1.5 V
- **20 dBm measurement conditions**: Continuous Wave (CW), TX+TXHP pins connected, TX+TXHP mode, 20 dBm BOM, PA\_DEGEN\_ON and SMPS = 2 V for 868, 2.2 V for 915 MHz



#### *6.3.7.1 Harmonic emission at 169 MHz*

#### **Table 39. 169 MHz Band +16 dBm RF transmitter characteristics**



#### **Table 40. 169 MHz Band +10 dBm RF transmitter characteristics**



#### **Table 41. Current consumption in transmission mode, fc = 169 MHz**





#### *6.3.7.2 Harmonic emission at 433 MHz*

#### **Table 42. Harmonic emission at 433 MHz**



#### *6.3.7.3 Harmonic emission at 868 MHz*

#### **Table 43. Harmonic emission at 868 MHz**





#### *6.3.7.4 Harmonic emission at 915 MHz*

#### **Table 44. Harmonic emission at 915 MHz**



#### **6.3.8 Frequency synthesizer**

Characteristics measured over recommended operating conditions. All typical values are referred to 25 °C temperature, VBAT = 3.3 V, SMPS ON Vsmps = 1.4 V, SMPS clock frequency = 4 MHz, HSE ON, GMC 0x0A, WFI mode. The whole performance is referred to the reference design with a 50-ohm antenna connector.



#### **Table 45. Frequency synthesizer parameters**

#### **6.3.9 Low-power autonomous wake-up receiver**

Characteristics measured over recommended operating conditions unless otherwise specified. All typical values are referred to 25 °C temperature, VBAT = 3.3 V. All performance data are referred to a 50 Ω antenna connector, via the reference design.



#### **Table 46. Low-power autonomous wake-up receiver electrical specification**

# <span id="page-60-0"></span> $\sqrt{1}$

# **STM32WL33xx**





*1. If not otherwise indicated, power values are given for Manchester OOK modulation: this means that the peak power is 3 dB higher than the indicated average power.*



#### **6.3.10 High-speed external clock**

The high-speed external oscillator must be supplied with an external 48 MHz crystal specified for a 6 to 8 pF loading capacitor. The STM32WL33xx includes internal programmable capacitances that can be used to tune the crystal frequency to compensate the PCB parasitic one.

These internal load capacitors are made by a fixed one, in parallel with a 6-bit binary weighted capacitor bank. Thanks to low CL step size (1-bit is typically 0.12 pF), very fine frequency tuning is possible. With typical XTAL sensitivity of -14 ppm/pF, it is possible to trim a 48 MHz crystal, with a resolution of 1 ppm (5 ppm max). The STM32WL33xx guarantees a very low frequency drift due to 0.2 V supply variations, supporting long

transmission times at low data rate.

#### **Table 47. HSE frequency drift versus power supply drop**



### **Symbol Parameter Conditions(1)(2) Min. Typ. Max. Unit** fnom Oscillator frequency - - 48 - MHz  $f_{\text{TOL}}$  Frequency accuracy Initial accuracy at 25 °C  $+/-10$  ppm Over temperature -40 °C to +85 °C  $\vert$  -  $\vert$  +/-20  $\vert$  -Over temperature +85 °C to  $+105 \degree$ C  $+105 \degree$ C  $+105 \degree$ Aging over 10 years  $+/-10$  -ESR Equivalent series  $r = \begin{vmatrix} 1 & 1 & 1 \\ 1 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix}$  and  $\begin{vmatrix} 1 & 1 & 1 \\ 1 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix}$  and  $\begin{vmatrix} 1 & 1 & 1 \\ 1 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix}$  and  $\begin{vmatrix} 0 & 1 & 1 \\ 0 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix}$  and  $\begin{vmatrix} 0 & 1 & 1 \\ 1 & 1 & 1 \\ 1 & 1 & 1 \end{vmatrix$ CLOAD Load capaticance - - 8 -  $C_{shunt}$  Shunt capacitance  $\vert$  -  $\vert$  -30% 0.71 30 pF C<sub>motion</sub> Motional capacitance - - - - - -30% 2.03 30 Lmotion Motional inductance - -30% 5.41 30 µH  $\mathsf{P}_\mathsf{D}$  Drive level  $\qquad \qquad |$  -  $\qquad \qquad |$  -  $\qquad \qquad |$  -  $\qquad \qquad |$  100  $\qquad \qquad \mathsf{µW}$

#### **Table 48. HSE crystal requirements**

*1. A 48 MHz XTAL is specified for a specific reference: NX1612SA. A 48 MHz XTAL is specified for a specific reference: NX1612SA.*

*2. For more information about the crystal selection, refer to the application note Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs (AN2867).*

#### **Table 49. HSE oscillator characteristics**



*1. XOTUNE programmed at minimum code = 0*

*2. XOTUNE programmed at center code = 32*

*3. XOTUNE programmed at maximum code = 63*

#### **6.3.11 Low speed external clock**

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. The information provided in this section is based on design simulation results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

#### **Table 50. Low-speed external user clock characteristics(1)**



*1. Guaranteed by design - not tested in production*

*2. tSU(LSE) is the startup time measured from the moment it is enabled (by software) until a stable 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer.*

For more information onthe crystal selection, refer to application note *Oscillator design guide for STM8AF/AL/S, STM32 MCUs* and MPUs (AN2867).





## *Note: No external resistors are required between OSC32\_IN and OSC32\_OUT, and it is forbidden to add one.*

In bypass mode, the LSE oscillator is switched off and the input pin is a standard GPIO. The external clocksignal has to respect the I/O characteristics detailed in [Section 6.3.15: I/O port characteristics.](#page-66-0) The recommend clock input waveform is shown in the figure below.

#### **Figure 14. Low-speed external clocksource AC timing diagram**





#### **Table 51. Low-speed external user clockcharacteristics(1) – Bypass mode**

*1. Guaranteed by design - not tested in production.*

V



#### **6.3.12 Low-speed internal ring oscillator**

#### **Table 52. LSI oscillator characteristics**



*1. Evaluated by characterization - not tested in production*

#### **6.3.13 Flash memory characteristics**

The characteristics below are specified by design and not tested in production.

#### **Table 53. Flash memory characteristics**



#### **Table 54. Flash memory endurance and data retention**



*1. Guaranteed by characterization results.*

*2. Cycling performed over the whole temperature range.*

#### **6.3.14 Electrostatic discharge (ESD)**

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts x (n + 1) supply pins). This test conforms to the ANSI/JEDEC standard.





*1. TX pin can sustain 700V, TXHP pin can sustain 1000 V*

<span id="page-66-0"></span>

#### **6.3.15 I/O port characteristics**

Unless otherwise specified, the parameters given in the tables below are derived from tests performed under the conditions summarized in [Section 6.3.1: Operating range.](#page-40-0)



#### **Table 56. I/O static characteristics**

*1. Max(VDDx) is the maximum value among all the I/O supplies*

All I/Os are CMOS-compliant (no software configuration required).

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA and sink or source up to  $\pm 20$  mA (with a relaxed VOL / VOH).

In the user application, the number of I/O pins that can drive current must be limited to respect the absolute maximum rating specified.

- The sum of the currents sourced by all the I/Os on VDD, plus the maximum consumption of the MCU sourced on VDD, cannot exceed the absolute maximum rating ΣIVDD.
- The sum of the currents sunk by all the I/Os on VSS, plus the maximum consumption of the MCU sunk on GND, cannot exceed the absolute maximum rating ΣIVGND.



#### **Table 57. Output voltage characteristics**

*1. CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.*





#### **6.3.16 RSTN pin characteristics**

The RSTN pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, RPU. Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in [Section 6.3.1: Operating range.](#page-40-0)



#### **Table 58. RSTN pin characteristics (specified by design - not tested in production)**





- *Note: • The reset network protects the device against parasitic resets.*
	- *• The user must ensure that the level on the RSTN pin can go below the VIL(RSTN) maximum level specified in Table 58, otherwise the reset is not taken into account by the device.*
	- *• The external capacitor on RSTN must be placed as close as possible to the device.*



#### **6.3.17 ADC characteristics**



#### **Table 59. ADC characteristics (HSI must be set to PLL mode)**



#### **6.3.18 Temperature sensor characteristics**

#### **Table 60. Temperature sensor characteristics(1)**



*1. Evaluated by characterization - not tested in production.*

#### **6.3.19 Timer characteristics**

#### **Table 61. TIM2/16 characteristics**



#### **Table 62. IWDG min/max timeout period at 32 kHz (LSE)**





#### **6.3.20 I2C interface characteristics**

The  $1^2C$  interface meets the timings requirements of the  $1^2C$ -bus specification for:

- Standard-mode (Sm): bit rate up to 100 kbit/s
- Fast-mode (Fm): bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): bit rate up to 1 Mbit/s.

The SDA and SCL I/O requirements are met with the following restriction: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDD is disabled, but is still present. The 20 mA output drive requirement in Fast-mode Plus is supported partially.

This limits the maximum load  $C_{load}$  supported in Fast-mode Plus, given by these formulas:

- $t_r(SDA/SCL) = 0.8473 \times R_p \times C_{load}$
- $R<sub>D</sub>(min) = [V<sub>DD</sub> V<sub>OL</sub>(max)] / I<sub>OL</sub>(max)$

where Rp is the I2C line pull-up.

All I2C SDA and SCL I/Os embed an analog filter.

#### **Table 63. I2C analog filter characteristics (specified by design - not tested in production)**





#### **6.3.21 SPI characteristics**

The parameters given in Table 64 for SPI are derived from tests performed according to fPCLKx frequency and supply voltage conditions summarized in [Table 10. Operating range](#page-40-0).

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x VDD

#### **Table 64. SPI characteristics**



*1. Maximum frequency in Slave transmitter mode is determined by the sum of tv(SO) and tsu(MI), which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved .*
<span id="page-72-0"></span>









<span id="page-73-0"></span>

#### **Figure 18. SPI timing diagram - master mode**

DT57478V1

<span id="page-74-0"></span>

#### **6.3.22 LCD characteristics**



#### **Table 65. Current consumption in Deepstop mode with LCD clock source LSI, duty 1/4, bias 1/3**

*1. Guaranteed by characterization results.*

#### **Table 66. Current consumption in Deepstop mode with LCD clock source LSE, duty 1/4, bias 1/3**



*1. Guaranteed by characterization results.*

#### **Table 67. Current consumption in Deepstop with LCD clock source LSI, duty 1/8, bias 1/4**



*1. Guaranteed by characterization results.*

#### **Table 68. Current consumption in Deepstop with LCD clock source LSE, duty 1/8, bias 1/4**



*1. Guaranteed by characterization results.*

<span id="page-75-0"></span>

#### **6.3.23 LCSC characteristics**



#### **Table 69. Current consumption in Deepstop mode with LCSC**

*1. Guaranteed by characterization results.*

<span id="page-76-0"></span>

## **7 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK2 packages, depending on their level of environmental compliance. ECOPACK2 specifications, grade definitions, and product status are available at: www.st.com. ECOPACK2 is an ST trademark.

#### **7.1 Device marking**

Refer to technical note "Reference device marking schematics for STM32 microcontrollers and microprocessors" (TN1433 ) available on <http://www.st.com>, for the location of pin 1 / ball A1 as well as the location and orientation of the marking areas versus pin 1 / ball A1.

Parts marked as "ES", "E" or accompanied by an engineering sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

<span id="page-77-0"></span>

### **7.2 VFQFPN48 package information (A0BE)**

This VFQFPN is a 48 lead, 6 x 6 mm, 0.40 mm pitch, very fine pitch quad flat no lead package.





<span id="page-78-0"></span>

#### **Table 70. VFQFPN48 - Mechanical data**

*1. Values in inches are converted from mm and rounded to 3 decimal digits.*

Notes (to be reported in Note column of Table 70).

1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.

eee 0.08 0.0031 fff  $0.10$  0.10  $0.0039$ 

- 2. All dimensions are in millimeters unless otherwise stated. Values in inches are converted from mm and rounded to 3 decimal digits.
- 3. Terminal A1 identifier and terminal numbering convention shall conform to JEP95 SPP-002. Terminal A1 identifier must be located within the zone indicated on the outline drawing. Topside terminal A1 indicator may be a molded, or metalized feature. Optional indicator on bottom surface may be a molded, marked or metallized feature.
- 4. Outlines with "D" and "E" increments less than 0.5 mm should be registered as "stand alone" outlines. These outlines should use as many of the algorithms and dimensions states in the design standard as possible to insure predictability in manufacturing.
- 5. Dimension 'b' applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension 'b' should not be measured in that radius area.
- 6. Inner edge of corner terminals may be chamfered or rounded in order to achieve minimum gap "k". This feature should not affect the terminal width "b", which is measured L/2 from the edge of the package body.
- 7. Exact shape of the leads at the edge of the package is optional.
- 8. "N" is the maximum number of terminal positions for the specified body size. Depopulation is allowed, but only under the following conditions.
	- Depopulation scheme must be consistent in each quadrant of the package.
	- Non-symmetric variations should be broken out as separate mechanical outline variations, including depopulation graphics.
- 9. A1 is defined as the distance from the seating plane to the lowest point on the package body (standoff).
- 10. Dimension D2 and E2 refer to exposed pad. For exposed pad dimensions see Variations Table 70.

<span id="page-79-0"></span>

- 11. For Tolerance of Form and Position see [Table 70](#page-78-0).
- 12. Critical dimensions:
	- 12.1 A
	- 12.2 A1
	- 12.3 D & E
	- 12.4 b & L
	- 12.5 e
	- 12.6 D2 & E2
- 13. Dimensions "b" and "L" are measured at terminal plating surface.
- 14. Depending on the method of lead termination at the edge of the package, pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3 mm.
- 15. For Symbols, Recommended Values and Tolerances see the Table below: (ACCORDING TO PACKAGE OR JEDEC SPEC IF REGISTERED)



#### **Table 71. Symbols, recommended values, and tolerances**

<span id="page-80-0"></span>

#### **Figure 20. VFQFPN48- Footprint example**

<span id="page-81-0"></span>

## **7.3 VFQFPN32 package information (42)**

This VFQFPN is a 32 lead, 5 x 5 mm, 0.50 mm pitch, very fine pitch quad flat no lead package.



#### **Figure 21. VFQFPN32 - Outline**

- *1. Drawing is not to scale.*
- *2. Package outline exclusive of any mold flashes dimensions and metal burrs.*
- *3. Details of terminal 1 are optional but must be located on the top surface of the package by using either a mold or marked features.*

<span id="page-82-0"></span>

#### **Table 72. VFQFPN32 - Mechanical data**

*1. Values in inches are converted from mm and rounded to 3 decimal digits.*

*2. VFQFPN stands for thermally Enhanced very thin fine pitch quad flat package No lead . Very thin profile 0.80 < A ≤ 1.00 mm.*



#### **Figure 22. VFQFPN32 - Footprint example**

<span id="page-83-0"></span>

## **8 Ordering information**



*1. ECOPACK2 (RoHS compliant and free of brominated, chlorinated and antimony oxide flame retardants).*

#### <span id="page-84-0"></span>**Important security notice**

The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that:

- ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified.
- Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product.
- Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies.
- While robust security testing may be done, no level of certification can absolutely quarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application.
- All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise.

<span id="page-85-0"></span>

## **Revision history**



#### **Table 74. Document revision history**



## **Contents**





#### **STM32WL33xx Contents**





#### **STM32WL33xx Contents**





## **List of tables**



# ST

#### **STM32WL33xx List of tables**





# **List of figures**



#### **IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks.](http://www.st.com/trademarks) All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved