#### **Features** - 32-bit MCU sub-system - Low power 1.71 V to 5.5 V operation - · Capacitive sensing - Serial communication - Timing and pulse-width modulation - Up to 24 programmable GPIOs #### **Product validation** Qualified for automotive applications with higher temperature requirements. Product validation according to AEC-Q100. ### **Description** PSoC<sup>™</sup> 4 is a scalable and reconfigurable platform architecture for a family of mixed-signal programmable embedded system controllers with an Arm® Cortex™-M0 CPU, while being AEC-Q100 compliant. It combines programmable and re-configurable analog and digital blocks with flexible automatic routing. The PSoC™ 4200 product family, based on this platform, is a combination of a microcontroller with digital programmable logic, high-performance analog-to-digital conversion, opamp with Comparator mode, and standard communication and timing peripherals. The PSoC™ 4200 products will be fully upward compatible with members of the PSoC™ 4 platform for new applications and design needs. The programmable analog and digital subsystems allow flexibility and in-field tuning of the design. # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 ## Table of contents # **Table of contents** | | Features | |-------|-----------------------------------------------------| | | Product validation | | | Description | | | Table of contents | | _ | | | 1 | Detailed features | | 2 | Block diagram | | 3 | Functional description | | 4 | Functional overview | | 4.1 | CPU and memory subsystem | | 4.1.1 | CPU | | 4.1.2 | Flash | | 4.1.3 | SRAM | | 4.1.4 | SROM | | 4.2 | System resources | | 4.2.1 | Power system | | 4.2.2 | Clock system | | 4.2.3 | IMO clock source | | 4.2.4 | ILO clock source | | 4.2.5 | Watchdog timer | | 4.2.6 | Reset S | | 4.2.7 | Voltage reference | | 4.3 | Analog blocks | | 4.3.1 | 12-bit SAR ADC | | 4.3.2 | Opamp (CTBm block) | | 4.3.3 | Temperature sensor | | 4.3.4 | Low-power comparators | | 4.4 | Programmable digital | | 4.4.1 | Universal digital blocks (UDBs) and port interfaces | | 4.5 | Fixed function digital | | 4.5.1 | Timer/Counter/PWM block | | 4.5.2 | Serial Communication Blocks (SCB) | | 4.6 | GPIO13 | | 4.7 | Special function peripherals | | 4.7.1 | LCD segment drive | | 4.7.2 | CAPSENSE™14 | | 5 | Pinouts | | 6 | Power | 2 # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 ## Table of contents | 6.1 | Unregulated external supply | | |-------|-------------------------------------|----| | 6.2 | Regulated external supply | 19 | | 7 | Development support | 20 | | 7.1 | Documentation | 20 | | 7.2 | Online | 20 | | 7.3 | Tools | 20 | | 8 | Electrical specifications | 21 | | 8.1 | Absolute maximum ratings | 21 | | 8.2 | Device-level specifications | 22 | | 8.2.1 | GPIO | 25 | | 8.2.2 | XRES | 29 | | 8.3 | Analog peripherals | 30 | | 8.3.1 | Opamp | 30 | | 8.3.2 | Comparator | 33 | | 8.3.3 | Temperature sensor | 35 | | 8.3.4 | SAR ADC | 36 | | 8.3.5 | CSD | 39 | | 8.4 | Digital peripherals | 39 | | 8.4.1 | Timer/Counter/PWM | 40 | | 8.4.2 | I2C | 41 | | 8.4.3 | LCD direct drive | 42 | | 8.4.4 | SPI specifications | 43 | | 8.5 | Memory | | | 8.6 | System resources | | | 8.6.1 | Power-on-Reset (POR) with Brown Out | 46 | | 8.6.2 | Voltage monitors | 47 | | 8.6.3 | SWD interface | 49 | | 8.6.4 | Internal main oscillator | 49 | | 8.6.5 | Internal low-speed oscillator | 50 | | 9 | Ordering information | 55 | | 9.1 | Part numbering conventions | 55 | | 10 | Packaging | 57 | | 11 | Acronyms | 59 | | 12 | Document conventions | 63 | | 13 | References | 65 | | | Revision history | 66 | | | Disclaimer | 67 | 3 # infineon 1 Detailed features #### **Detailed features** 1 #### 32-bit MCU subsystem - Automotive Electronics Council (AEC) AEC-Q100 qualified - 48 MHz Arm<sup>™</sup> Cortex<sup>®</sup>-M0 CPU with single cycle multiply - Up to 32 kB of flash with Read Accelerator - Up to 4 kB of SRAM #### **Programmable analog** - One opamp with reconfigurable high-drive external and high-bandwidth internal drive, Comparator mode, and ADC input buffering capability - 12-bit, 1-Msps SAR ADC with differential and single-ended modes; Channel Sequencer with signal averaging - Two current DACs (IDACs) for general-purpose or capacitive sensing applications on any pin - Two low-power comparators that operate in Deep Sleep ## Programmable digital - Four programmable logic blocks called universal digital blocks, (UDBs), each with 8 Macrocells and data path - Infineon-provided peripheral component library, user-defined state machines, and Verilog input #### **Capacitive sensing** - Infineon Capacitive Sigma-Delta (CSD) provides best-in-class SNR (>5:1) and water tolerance - Infineon-supplied software component makes capacitive sensing design easy - Automatic hardware tuning (SmartSense) #### **Segment LCD drive** - LCD drive supported on all pins (common or segment) - Operates in Deep Sleep mode with 4 bits per pin memory #### **Serial communication** Two independent run-time reconfigurable serial communication blocks (SCBs) with reconfigurable I2C, SPI, UART, or LIN Slave 1.3, 2.1/2.2 functionality #### **Timing and Pulse-Width modulation** - Four 16-bit Timer/Counter Pulse-Width Modulator (TCPWM) blocks - Center-aligned, Edge, and Pseudo-random modes - Comparator-based triggering of Kill signals for motor drive and other high-reliability digital logic applications ## Up to 24 programmable GPIOs - 28-pin SSOP package - Any GPIO pin can be CAPSENSE™, LCD, analog, or digital - Drive modes, strengths, and slew rates are programmable #### **Temperature ranges** Datasheet - A Grade: -40 °C to +85 °C - S Grade: -40 °C to +105 °C #### **PSoC Creator design environment** - Integrated Development Environment (IDE) provides schematic design entry and build (with analog and digital automatic routing) - Applications Programming Interface (API) component for all fixed-function and programmable peripherals #### **Industry-standard tool compatibility** After schematic entry, development can be done with Arm-based industry-standard development tools 001-93573 Rev. \*H 2 Block diagram ## 2 Block diagram 5 Figure 1 Block diagram 3 Functional description ## 3 Functional description The PSoC™ 4200 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The Arm® Serial\_Wire Debug (SWD) interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug. The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC™ 4200 devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, with very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC™ 4200 family provides a level of security not possible with multi-chip application solutions or with microcontrollers. The debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to reenable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC™ 4200 with device security enabled may not be returned for failure analysis. This is a trade-off PSoC™ 4200 allows the customer to make. infineon 4 Functional overview ## 4 Functional overview ## 4.1 CPU and memory subsystem #### 4.1.1 CPU The Cortex-M0 CPU in PSoC™ 4200 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher performance processors such as the Cortex-M3 and M4, thus enabling upward compatibility. The Infineon implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a Non-Maskable Interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user. The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG; the debug configuration used for PSoC™ 4200 has four break-point (address) comparators and two watchpoint (data) comparators. ### 4.1.2 Flash The PSoC™ 4200 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver 1 wait-state (WS) access time at 48 MHz and with 0-WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required. The PSoC™ 4200 flash supports the following flash protection modes at the Memory subsystem level. **Open**: No Protection. Factory default mode that the product is shipped in. **Protected**: User may change from Open to Protected. This mode disables Debug interface accesses. The mode can be set back to Open but only after completely erasing the flash. **Kill**: User may change from Open to Kill. This mode disables all Debug accesses. The part cannot be erased externally thus obviating the possibility of partial erasure by power interruption and potential malfunction and security leaks. This is an irrecvocable mode. In addition, Row level Read/Write protection is also supported to prevent inadvertent Writes as well as selectively block Reads. Flash Read/Write/Erase operations are always available for internal code using system calls. #### 4.1.3 SRAM SRAM memory is retained during Hibernate. ### 4.1.4 SROM A supervisory ROM that contains boot and configuration routines is provided. ## 4.2 System resources ## 4.2.1 Power system The power system is described in detail in the section Power. It provides assurance that voltage levels are as required for each respective mode and either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (Brown-Out Detect (BOD)) or interrupts (Low Voltage Detect (LVD)). PSoC<sup>™</sup> 4200 operates with a single external supply over the range of 1.71 V to 5.5 V and has five different power modes, transitions between which are managed by the power system. The PSoC<sup>™</sup> 4200 provides Sleep, Deep Sleep, Hibernate, and Stop low-power modes. ## 4.2.2 Clock system The PSoC™ 4200 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur. The clock system for PSoC™ 4200 consists of the IMO and the ILO internal oscillators and provision for an external clock. Figure 2 PSoC™ 4200 MCU clocking architecture The HFCLK signal can be divided down (see Figure 2) to generate synchronous clocks for the UDBs, and the analog and digital peripherals. There are a total of 12 clock dividers for PSoC™ 4200, each with 16-bit divide capability; this allows eight to be used for the fixed-function blocks and four for the UDBs. The analog clock leads the digital clocks to allow analog events to occur before digital clock-related noise is generated. The 16-bit capability allows a lot of flexibility in generating fine-grained frequency values and is fully supported in PSoC Creator. When UDB-generated Pulse Interrupts are used, SYSCLK must equal HFCLK. ## 4.2.3 IMO clock source The IMO is the primary source of internal clocking in PSoC™ 4200. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 to 48 MHz in steps of 1 MHz. IMO Tolerance with Infineon-provided calibration settings is ±2%. **(infineon** 4 Functional overview #### 4.2.4 ILO clock source The ILO is a very low power oscillator, which is primarily used to generate clocks for peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Infineon provides a software component, which does the calibration. ## 4.2.5 Watchdog timer A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register. #### 4.2.6 Reset PSoC™ 4200 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the Reset. An XRES pin is reserved for external reset to avoid complications with configuration and multiple pin functions during power-on or reconfiguration. The XRES pin has an internal pull-up resistor that is always enabled. ## 4.2.7 Voltage reference The PSoC™ 4200 reference system generates all internally required references. A 1% voltage reference spec is provided for the 12-bit ADC. To allow better signal to noise ratios (SNR) and better absolute accuracy, it is possible to bypass the internal reference using a GPIO pin or to use an external reference for the SAR. ## 4.3 Analog blocks ## 4.3.1 12-bit SAR ADC The 12-bit 1 MSample/second SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. The block functionality is augmented for the user by adding a reference buffer to it (trimmable to ±1%) and by providing the choice (for the PSoC™ 4200 case) of three internal voltage references: V<sub>DD</sub>, V<sub>DD</sub>/2, and V<sub>REF</sub> (nominally 1.024 V) as well as an external reference through a GPIO pin. The Sample-and-Hold (S/H) aperture is programmable allowing the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision providing appropriate references are used and system noise levels permit. To improve performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier. The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware driven switching. A feature provided by the sequencer is buffering of each channel to reduce CPU interrupt service requirements. To accommodate signals with varying source impedance and frequency, it is possible to have different sample times programmable for each channel. Also, signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without the necessity of having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR is able to digitize the output of the on-board temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 to 5.5 V. Figure 3 SAR ADC system diagram ## 4.3.2 Opamp (CTBm block) PSoC™ 4200 has an opamp with Comparator mode which allow most common analog functions to be performed onchip eliminating external components; PGAs, Voltage Buffers, Filters, Trans-Impedance Amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamp is designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering. ### 4.3.3 Temperature sensor PSoC™ 4200 has one on-chip temperature sensor This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value using Infineon supplied software that includes calibration and linearization. ## 4.3.4 Low-power comparators PSoC™ 4200 has a pair of low-power comparators, which can also operate in the Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator switch event. ## 4.4 Programmable digital # 4.4.1 Universal digital blocks (UDBs) and port interfaces PSoC<sup>™</sup> 4200 has four UDBs; the UDB array also provides a switched Digital System Interconnect (DSI) fabric that allows signals from peripherals and ports to be routed to and through the UDBs for communication and control. The UDB array is shown in the following figure. Figure 4 UDB array Datasheet UDBs can be clocked from a clock divider block, from a port interface (required for peripherals such as SPI), and from the DSI network directly or after synchronization. A port interface is defined, which acts as a register that can be clocked with the same source as the PLDs inside the UDB array. This allows faster operation because the inputs and outputs can be registered at the port interface close to the I/O pins and at the edge of the array. The port interface registers can be clocked by one of the I/Os from the same port. This allows interfaces such as SPI to operate at higher clock speeds by eliminating the delay for the port input to be routed over DSI and used to register other inputs (see Figure 5). The UDBs can generate interrupts (one UDB at a time) to the interrupt controller. The UDBs retain the ability to connect to any pin on the chip through the DSI. Figure 5 Port interface ## 4.5 Fixed function digital ## 4.5.1 Timer/Counter/PWM block The Timer/Counter/PWM block consists of four 16-bit counters with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention. # 4.5.2 Serial Communication Blocks (SCB) PSoC<sup>™</sup> 4200 has two SCBs, which can each implement an I<sup>2</sup>C, UART, SPI, or LIN Slave interface. **I<sup>2</sup>C mode**: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. The FIFO mode is available in all channels and is very useful in the absence of DMA. The I $^2$ C peripheral is compatible with the I $^2$ C Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP I $^2$ C-bus specification and user manual (UM10204). The I $^2$ C bus I/O is implemented with GPIO in open-drain modes. The I $^2$ C bus uses open-drain drivers for clock and data with pull-up resistors on the bus for clock and data connected to all nodes. Required Rise and Fall times for different I $^2$ C speeds are guaranteed by using appropriate pull-up resistor values depending on V<sub>DD</sub>, Bus Capacitance, and resistor tolerance. For detailed information on how to calculate the optimum pull-up resistor value for your design, please refer to the UM10204 I $^2$ C bus specification and user manual, the newest revision is available at www.nxp.com. PSoC<sup>™</sup> 4200 is not completely compliant with the I<sup>2</sup>C spec in the following respects: ## PSoC™ 4: PSoC™ 4200 #### 4 Functional overview - GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system. - Fast-mode Plus has an $I_{OL}$ specification of 20 mA at a $V_{OL}$ of 0.4 V. The GPIO cells can sink a maximum of 8 mA $I_{OL}$ with a $V_{OL}$ maximum of 0.6 V. - Fast-mode and Fast-mode Plus specify minimum Fall times, which are not met with the GPIO cell; Slow strong mode can help meet this spec depending on the Bus Load. - When the SCB is an I<sup>2</sup>C Master, it interposes an IDLE state between NACK and Repeated Start; the I<sup>2</sup>C spec defines Bus free as following a Stop condition so other Active Masters do not intervene but a Master that has just become activated may start an Arbitration cycle. - When the SCB is in I<sup>2</sup>C Slave mode, and Address Match on External Clock is enabled (EC\_AM = 1) along with operation in the internally clocked mode (EC\_OP = 0), then its I<sup>2</sup>C address must be even. **UART mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. Note that hardware handshaking is not supported. This is not commonly used and can be implemented with a UDB-based UART in the system, if required. **SPI mode**: The SPI mode supports full Motorola SPI, TI SSP (essentially adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO and also supports an EzSPI mode in which data interchange is reduced to reading and writing an array in memory. **LIN Slave mode**: The LIN Slave mode uses the SCB hardware block and implements a full LIN slave interface. This LIN slave is compliant with LIN v1.3 and LIN v2.1/2.2 specification standards. It is certified by C&S GmbH based on the standard protocol and data link layer conformance tests. LIN slave can be operated at baud rates of up to ~20 Kbps with a maximum of 40-meter cable length. PSoC Creator software supports up to two LIN slave interfaces in the PSoC<sup>™</sup> 4 device, providing built-in application programming interfaces (APIs) based on the LIN specification standard. ### 4.6 **GPIO** PSoC™ 4200 has 24 GPIOs. The GPIO block implements the following: - Eight drive strength modes: - Analog input mode (input and output buffers disabled) - Input only - Weak pull-up with strong pull-down - Strong pull-up with weak pull-down - Open drain with strong pull-down - Open drain with strong pull-up - Strong pull-up with strong pull-down - Weak pull-up with weak pull-down - Input threshold select (CMOS or LVTTL). - Individual control of input and output buffer enabling/disabling in addition to the drive strength modes. - Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode and Hibernate modes). - Selectable slew rates for dV/dt related noise control to improve EMI. The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity (these signals do not go through the DSI network). DSI signals are not affected by this and any pin may be routed to any UDB through the DSI network. ## PSoC™ 4: PSoC™ 4200 #### 4 Functional overview Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC™ 4200). ## 4.7 Special function peripherals ## 4.7.1 LCD segment drive PSoC™ 4200 has an LCD controller which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM. Digital correlation pertains to modulating the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port). ### 4.7.2 CAPSENSE™ CAPSENSE™ is supported on all pins in PSoC™ 4200 through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CAPSENSE™ block to make it easy for the user. Shield voltage can be driven on another Mux Bus to provide water tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. The CAPSENSE™ block has two IDACs which can be used for general purposes if CAPSENSE™ is not being used.(both IDACs are available in that case) or if CAPSENSE™ is used without water tolerance (one IDAC is available). infineon 5 Pinouts ## 5 Pinouts The following is the pin-list for PSoC™ 4200. Port 2 comprises of the high-speed Analog inputs for the SAR Mux. P1.7 is the optional external input and bypass for the SAR reference. Ports 3 and 4 contain the Digital Communication channels. All pins support CSD CapSense and Analog Mux Bus connections. | P | ins | 28 | -SSOP | | Alternate functions for pins | | | | | | | | |------|-------|-----|-------|-------------------|------------------------------|---------------------|---------------------|------------------------|----------------------------------------------------|--|--|--| | Name | Туре | Pin | Name | Analog | Alt 1 | Alt 2 | Alt 3 | Alt 4 | Pin description | | | | | VSSD | Power | DN | _ | _ | _ | _ | _ | _ | Digital Ground | | | | | P2.2 | GPIO | 5 | P2.2 | sarmux.2 | - | - | - | - | Port 2 Pin 2: gpio,<br>lcd, csd, sarmux | | | | | P2.3 | GPIO | 6 | P2.3 | sarmux.3 | _ | _ | - | - | Port 2 Pin 3: gpio, lcd, csd, sarmux | | | | | P2.4 | GPIO | 7 | P2.4 | sarmux.4 | tcpwm0_p[<br>1] | - | _ | - | Port 2 Pin 4: gpio,<br>lcd, csd, sarmux,<br>pwm | | | | | P2.5 | GPIO | 8 | P2.5 | sarmux.5 | tcpwm0_n[<br>1] | - | _ | - | Port 2 Pin 5: gpio,<br>lcd, csd, sarmux,<br>pwm | | | | | P2.6 | GPIO | 9 | P2.6 | sarmux.6 | tcpwm1_p[<br>1] | - | _ | - | Port 2 Pin 6: gpio,<br>lcd, csd, sarmux,<br>pwm | | | | | P2.7 | GPIO | 10 | P2.7 | sarmux.7 | tcpwm1_n[<br>1] | - | _ | - | Port 2 Pin 7: gpio,<br>lcd, csd, sarmux,<br>pwm | | | | | P3.0 | GPIO | 11 | P3.0 | _ | tcpwm0_p[<br>0] | scb1_uart_<br>rx[0] | scb1_i2c_scl[<br>0] | scb1_spi_mo<br>si[0] | Port 3 Pin 0: gpio, lcd, csd, pwm, scb1 | | | | | P3.1 | GPIO | 12 | P3.1 | _ | tcpwm0_n[<br>0] | scb1_uart_<br>tx[0] | scb1_i2c_sd<br>a[0] | scb1_spi_mis<br>o[0] | Port 3 Pin 1: gpio,<br>lcd, csd, pwm,<br>scb1 | | | | | P3.2 | GPIO | 13 | P3.2 | _ | tcpwm1_p[<br>0] | _ | swd_io | scb1_spi_clk[<br>0] | Port 3 Pin 2: gpio,<br>lcd, csd, pwm,<br>scb1, swd | | | | | P3.3 | GPIO | 14 | P3.3 | _ | tcpwm1_n[<br>0] | - | swd_clk | scb1_spi_ssel<br>_0[0] | Port 3 Pin 3: gpio,<br>lcd, csd, pwm,<br>scb1, swd | | | | | P4.0 | GPIO | 15 | P4.0 | _ | _ | scb0_uart_<br>rx | scb0_i2c_scl | scb0_spi_mo<br>si | Port 4 Pin 0: gpio,<br>lcd, csd, scb0 | | | | | P4.1 | GPIO | 16 | P4.1 | _ | _ | scb0_uart_<br>tx | scb0_i2c_sda | scb0_spi_mis<br>o | Port 4 Pin 1: gpio,<br>lcd, csd, scb0 | | | | | P4.2 | GPIO | 17 | P4.2 | csd_c_m<br>od | _ | _ | _ | scb0_spi_clk | Port 4 Pin 2: gpio, lcd, csd, scb0 | | | | | P4.3 | GPIO | 18 | P4.3 | csd_c_sh<br>_tank | _ | - | _ | scb0_spi_ssel<br>_0 | Port 4 Pin 3: gpio,<br>lcd, csd, scb0 | | | | 15 # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 5 Pinouts | F | Pins | 28 | -SSOP | | Alternate functions for pins | | | | | | | | |------|-------|------------|-------|---------------------------------|------------------------------|-------|--------|------------------------|---------------------------------------------------------------|--|--|--| | Name | Туре | Pin | Name | Analog | Alt 1 | Alt 2 | Alt 3 | Alt 4 | Pin description | | | | | P0.0 | GPIO | 19 | P0.0 | comp1_i | - | - | - | scb0_spi_ssel<br>_1 | Port 0 Pin 0: gpio, lcd, csd, scb0, comp | | | | | P0.1 | GPIO | 20 | P0.1 | comp1_i<br>nn | - | - | - | scb0_spi_ssel<br>_2 | Port 0 Pin 1: gpio,<br>lcd, csd, scb0,<br>comp | | | | | P0.2 | GPIO | 21 | P0.2 | comp2_i<br>np | - | - | - | scb0_spi_ssel<br>_3 | Port 0 Pin 2: gpio, lcd, csd, scb0, comp | | | | | P0.3 | GPIO | 22 | P0.3 | comp2_i<br>nn | _ | _ | _ | - | Port 0 Pin 3: gpio, lcd, csd, comp | | | | | P0.6 | GPIO | 23 | P0.6 | - | ext_clk | - | - | scb1_spi_clk[<br>1] | Port 0 Pin 6: gpio, lcd, csd, scb1, ext_clk | | | | | P0.7 | GPIO | 24 | P0.7 | _ | - | _ | wakeup | scb1_spi_ssel<br>_0[1] | Port 0 Pin 7: gpio,<br>lcd, csd, scb1,<br>wakeup | | | | | XRES | XRES | 25 | XRES | _ | _ | _ | - | - | Chip reset, active low | | | | | VCCD | Power | 26 | VCCD | - | - | - | - | - | Regulated<br>supply, connect<br>to 1 µF cap or 1.8<br>V | | | | | VDDD | Power | 27 | VDDD | - | - | - | - | - | Common power<br>supply (Analog<br>and Digital) 1.8<br>V–5.5 V | | | | | VSSA | Power | 28(<br>DN) | VSS | - | - | _ | - | - | Analog Ground | | | | | P1.0 | GPIO | 1 | P1.0 | ctb.oa0.i<br>np | tcpwm2_p[<br>1] | - | - | - | Port 1 Pin 0: gpio,<br>lcd, csd, ctb,<br>pwm | | | | | P1.1 | GPIO | 2 | P1.1 | ctb.oa0.i<br>nm | tcpwm2_n[<br>1] | - | - | - | Port 1 Pin 1: gpio,<br>lcd, csd, ctb,<br>pwm | | | | | P1.2 | GPIO | 3 | P1.2 | ctb.oa0.<br>out | tcpwm3_p[<br>1] | - | - | - | Port 1 Pin 2: gpio,<br>lcd, csd, ctb,<br>pwm | | | | | P1.7 | GPIO | 4 | P1.7 | ctb.oa1.i<br>np_alt<br>ext_vref | - | - | - | - | Port 1 Pin 7: gpio, lcd, csd, ext_ref | | | | Notes: ## PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 ### 5 Pinouts - 1. tcpwm\_p and tcpwm\_n refer to tcpwm non-inverted and inverted outputs respectively. - **2.** P3.2 and P3.3 are SWD pins after boot (reset). #### Descriptions of the pin functions are as follows: **VDDD**: Power supply for both analog and digital sections (where there is no V<sub>DDA</sub> pin). **VDDA**: Analog V<sub>DD</sub> pin where package pins allow; shorted to V<sub>DDD</sub> otherwise. VSSA: Analog ground pin where package pins allow; shorted to VSS otherwise VSS: Ground pin. **VCCD**: Regulated Digital supply (1.8 V ±5%). Port Pins can all be used as LCD Commons, LCD Segment drivers, or CSD sense and shield pins can be connected to AMUXBUS A or B or can all be used as GPIO pins that can be driven by firmware or DSI signals. The following package is supported: 28-pin SSOP. Figure 6 28-pin SSOP pinout **(infineon** 6 Power #### 6 Power The following power system diagram shows the minimum set of power supply pins as implemented for PSoC™ 4200. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the V<sub>DDA</sub> input. There are separate regulators for the Deep Sleep and Hibernate (lowered power supply and retention) modes. There is a separate low-noise regulator for the bandgap. The supply voltage range is 1.71 to 5.5 V with all functions and circuits operating over that range. Figure 7 PSoC<sup>™</sup> 4 power supply The PSoC™ 4200 family allows two distinct modes of power supply operation: Unregulated External Supply, and Regulated External Supply modes. ## 6.1 Unregulated external supply In this mode, the PSoC<sup>™</sup> 4200 is powered by an External Power Supply that can be anywhere in the range of 1.8 to 5.5V. This range is also designed for battery-powered operation, for instance, the chip can be powered from a battery system that starts at 3.5V and works down to 1.8V. In this mode, the internal regulator of the PSoC<sup>™</sup> 4200 supplies the internal logic and the VCCD output of the PSoC<sup>™</sup> 4200 must be bypassed to ground via an external Capacitor (in the range of 1 to 1.6 µF; X5R ceramic or better). Bypass capacitors must be used from VDDD to ground, typical practice for systems in this frequency range is to use a capacitor in the 1 $\mu$ F range in parallel with a smaller capacitor (0.1 $\mu$ F for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the Bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. | Power supply | Bypass capacitors | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------| | VDDD-VSS | 0.1 μF ceramic capacitor (C2) plus bulk capacitor 1 to 10 μF (C1). Total Capacitance may be greater than 10 μF. | | VCCD-VSS | 1 μF ceramic capacitor at the VCCD pin (C3) | | VREF-VSS (optional) | The internal bandgap may be bypassed with a 1 $\mu F$ to 10 $\mu F$ capacitor. Total capacitance may be greater than 10 $\mu F$ . | **(infineon** 6 Power Figure 8 28-pin SSOP example ## 6.2 Regulated external supply In this mode, PSoC™ 4200 is powered by an external power supply that must be within the range of 1.71 to 1.89 V (1.8 ± 5%); note that this range needs to include power supply ripple too. In this mode, VCCD, and VDDD pins are all shorted together and bypassed. The internal regulator is disabled in firmware. infineon 7 Development support ## 7 Development support The PSoC™ 4200 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit webpage to find out more. #### 7.1 Documentation A suite of documentation supports the PSoC™ 4200 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents. **Software user guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more. **Component datasheets**: The flexibility of PSoC™ allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications. **Application notes**: PSoC<sup>™</sup> application notes discuss a particular application of PSoC<sup>™</sup> in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document. **Technical reference manual**: The technical reference manual (TRM) contains all the technical detail you need to use a PSoC<sup>™</sup> device, including a complete description of all PSoC<sup>™</sup> registers. The TRM is available in the Documentation section in webpage. #### 7.2 Online In addition to print documentation, the Infineon PSoC™ forums connect you with fellow PSoC™ users and experts in PSoC™ from around the world, 24 hours a day, 7 days a week. #### 7.3 Tools With industry standard cores, programming, and debugging interfaces, the PSoC™ 4200 family is part of a development tool ecosystem. Visit us at PSoC Creator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits. #### **Electrical specifications** 8 #### **Absolute maximum ratings** 8.1 Table 1 **Absolute maximum ratings** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|-------------------------------------------------| | SID1 | V <sub>DDD_ABS</sub> | Digital<br>supply<br>relative to<br>Vssd | -0.5 | - | 6 | V | Absolute<br>max | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to Vssd | -0.5 | - | 1.95 | V | Absolute<br>max | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | - | V <sub>DD</sub> +0.5 | V | Absolute<br>max | | SID4 | I <sub>GPIO_ABS</sub> | Maximum<br>current per<br>GPIO | -25 | - | 25 | mA | Absolute<br>max | | SID5 | I <sub>GPIO_injection</sub> | GPIO<br>injection<br>current, Max<br>for V <sub>IH</sub> ><br>V <sub>DDD</sub> , and<br>Min for V <sub>IL</sub> <<br>V <sub>SS</sub> | -0.5 | - | 0.5 | mA | Absolute<br>max, current<br>injected per<br>pin | | BID44 | ESD_HBM | Electrostatic<br>discharge<br>human body<br>model | 2200 | - | - | V | | | BID45 | ESD_CDM | Electrostatic<br>discharge<br>charged<br>device<br>model | 500 | _ | - | V | | | BID46 | LU | Pin current for latch-up | -200 | - | 200 | mA | | Note: Usage above the absolute maximum conditions listed in Table 1 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification. infineon 8 Electrical specifications # 8.2 Device-level specifications All specifications are valid for $-40\,^{\circ}\text{C} \le T_{\text{A}} \le 85\,^{\circ}\text{C}$ for A grade devices and $-40\,^{\circ}\text{C} \le T_{\text{A}} \le 105\,^{\circ}\text{C}$ for S grade devices, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Table 2 DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |------------|-------------------------------|---------------------------------------------------------------------------------------------|-------------|-------------------------|---------|-------|-------------------------------| | SID53 | V <sub>DD</sub> | Power<br>supply input<br>voltage(V <sub>DDA</sub><br>= V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.8 | - | 5.5 | V | With regulator enabled | | SID255 | V <sub>DDD</sub> | Power supply input voltage unregulated | 1.71 | 1.8 | 1.89 | V | Internally unregulated supply | | SID54 | V <sub>CCD</sub> | Output<br>voltage (for<br>core logic) | - | 1.8 | _ | V | | | SID55 | C <sub>EFC</sub> | External regulator voltage bypass | 1 | 1.3 | 1.6 | μF | X5R ceramic<br>or better | | SID56 | C <sub>EXC</sub> | Power supply decoupling capacitor | - | 1 | - | μF | X5R ceramic<br>or better | | Active Mod | e, V <sub>DD</sub> = 1.71 V t | o 5.5 V. Typical | values meas | ured at V <sub>DD</sub> | = 3.3 V | , | | | SID9 | I <sub>DD4</sub> | Execute from<br>Flash; CPU at<br>6 MHz | | - | 2.8 | mA | | | SID10 | I <sub>DD5</sub> | Execute from<br>Flash; CPU at<br>6 MHz | | 2.2 | - | mA | T = 25 °C | | SID12 | I <sub>DD7</sub> | Execute from<br>Flash; CPU at<br>12 MHz | | - | 4.2 | mA | | | SID13 | I <sub>DD8</sub> | Execute from<br>Flash; CPU at<br>12 MHz | | 3.7 | - | mA | T = 25 °C | | SID16 | I <sub>DD11</sub> | Execute from<br>Flash; CPU at<br>24 MHz | | 6.7 | - | mA | T = 25 °C | | SID17 | I <sub>DD12</sub> | Execute from<br>Flash; CPU at<br>24 MHz | | - | 7.2 | mA | | | Table 2 | (continued) DC specifications | |----------|-------------------------------| | I able 2 | (continued) DC specifications | | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |------------|---------------------------------|-------------------------------------------------------------------|------------|--------|------|-------|---------------------------------------| | SID19 | I <sub>DD14</sub> | Execute from<br>Flash; CPU at<br>48 MHz | | 12.8 | - | mA | T = 25 °C | | SID20 | I <sub>DD15</sub> | Execute from<br>Flash; CPU at<br>48 MHz | | - | 13.8 | mA | | | Sleep Mode | , V <sub>DD</sub> = 1.7 V to 5. | 5 V | | | | | | | SID25 | I <sub>DD20</sub> | I <sup>2</sup> C wakeup,<br>WDT, and<br>Comparators<br>on. 6 MHz | - | 1.3 | 1.8 | mA | V <sub>DD</sub> = 1.71 V<br>to 5.5 V | | SID25A | I <sub>DD20A</sub> | I <sup>2</sup> C wakeup,<br>WDT, and<br>Comparators<br>on. 12 MHz | _ | 1.7 | 2.2 | mA | V <sub>DD</sub> = 1.71 V<br>to 5.5 V | | Deep Sleep | Mode, V <sub>DD</sub> = 1.8 \ | / to 3.6V (Regula | tor on) | | | | | | SID31 | I <sub>DD26</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | 1.3 | _ | μΑ | T = 25 °C | | SID32 | I <sub>DD27</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | _ | 45 | μΑ | T = 85 °C | | Deep Sleep | Mode, V <sub>DD</sub> = 3.6 \ | / to 5.5 V | | · | | · | | | SID34 | I <sub>DD29</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | 1.5 | 15 | μΑ | Typ at 25 °C<br>Max at 85 °C | | Deep Sleep | Mode, V <sub>DD</sub> = 1.71 | V to 1.89 V (Reg | ulator byp | assed) | 1 | | | | SID37 | I <sub>DD32</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | 1.7 | - | μΑ | T = 25 °C | | SID38 | I <sub>DD33</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | - | 60 | μΑ | T = 85 °C | | Deep Sleep | Mode, +105 °C | | | · | | · | | | SID33Q | I <sub>DD28Q</sub> | I <sup>2</sup> C wakeup<br>and WDT on.<br>Regulator<br>Off. | _ | - | 135 | μΑ | V <sub>DD</sub> = 1.71 V<br>to 1.89 V | | SID34Q | I <sub>DD29Q</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | - | 180 | μΑ | V <sub>DD</sub> = 1.8 V to<br>3.6 V | | SID35Q | I <sub>DD30Q</sub> | I <sup>2</sup> C wakeup<br>and WDT on | _ | - | 140 | μΑ | V <sub>DD</sub> = 3.6 V to 5.5 V | Hibernate Mode, $V_{DD} = 1.8 \text{ V to } 3.6 \text{ V (Regulator on)}$ (table continues...) Table 2 (continued) DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |-------------|--------------------------------|--------------------------------------------------|------------|-------|------|-------|---------------------------------------| | SID40 | I <sub>DD35</sub> | GPIO & Reset active | _ | 150 | - | nA | T = 25 °C | | SID41 | I <sub>DD36</sub> | GPIO & Reset active | _ | - | 1000 | nA | T = 85 °C | | SID43 | I <sub>DD38</sub> | GPIO & Reset active | _ | 150 | - | nA | T = 25 °C | | Hibernate M | 1ode, V <sub>DD</sub> = 1.71 \ | / to 1.89 V (Regu | lator bypa | ssed) | | | | | SID46 | I <sub>DD41</sub> | GPIO & Reset active | _ | 150 | _ | nA | T = 25 °C | | SID47 | I <sub>DD42</sub> | GPIO & Reset active | _ | _ | 1000 | nA | T = 85 °C | | Hibernate M | 1ode, +105 °C | | | · | · | | · | | SID42Q | I <sub>DD37Q</sub> | Regulator Off | _ | _ | 19.4 | μΑ | V <sub>DD</sub> = 1.71 V<br>to 1.89 V | | SID43Q | I <sub>DD38Q</sub> | | _ | - | 17 | μΑ | V <sub>DD</sub> = 1.8 V to<br>3.6 V | | SID44Q | I <sub>DD39Q</sub> | | _ | - | 16 | μΑ | V <sub>DD</sub> = 3.6 V to 5.5 V | | Stop Mode | | | | | | | · | | SID304 | I <sub>DD43A</sub> | Stop Mode<br>current; V <sub>DD</sub><br>= 3.3 V | - | 20 | 80 | nA | Typ at 25 °C<br>Max at 85 °C | | | | Stop Mode<br>current; V <sub>DD</sub><br>= 5.5 V | - | 20 | 750 | nA | Typ at 25 °C<br>Max at 85 °C | | Stop Mode, | +105 °C | | | | | | · | | SID304Q | I <sub>DD43AQ</sub> | Stop Mode<br>current; V <sub>DD</sub><br>= 3.6 V | _ | - | 5645 | nA | | | XRES curren | nt | | | | | | | | SID307 | I <sub>DD_XR</sub> | Supply<br>current while<br>XRES<br>asserted | - | 2 | 5 | mA | | Table 3 AC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------------|--------------------------------------------------|-----|-----|-----|-------|---------------------------------------------------------| | SID48 | F <sub>CPU</sub> | CPU<br>frequency | DC | - | 48 | MHz | 1.71 ≤ V <sub>DD</sub> ≤ 5.5 | | SID49 | T <sub>SLEEP</sub> | Wakeup<br>from sleep<br>mode | - | 0 | - | μs | Guaranteed<br>by<br>characterizat<br>ion | | SID50 | T <sub>DEEPSLEEP</sub> | Wakeup<br>from Deep<br>Sleep mode | _ | - | 25 | μs | 24-MHz IMO.<br>Guaranteed<br>by<br>characterizat<br>ion | | SID51 | T <sub>HIBERNATE</sub> | Wakeup<br>from<br>Hibernate<br>and Stop<br>modes | - | - | 2 | ms | Guaranteed<br>by<br>characterizat<br>ion | | SID52 | T <sub>RESETWIDTH</sub> | External<br>reset pulse<br>width | 1 | - | - | μs | Guaranteed<br>by<br>characterizat<br>ion | ## 8.2.1 **GPIO** Table 4 GPIO DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-------------------------------|------------------------------------------|------------------------|-----|------------------------|-------|------------------------| | SID57 | V <sub>IH</sub> <sup>1)</sup> | Input voltage<br>high<br>threshold | 0.7 × V <sub>DDD</sub> | - | - | V | CMOS Input | | SID58 | V <sub>IL</sub> | Input voltage<br>low<br>threshold | - | - | 0.3 × V <sub>DDD</sub> | V | CMOS Input | | SID241 | V <sub>IH</sub> <sup>1)</sup> | LVTTL input,<br>V <sub>DDD</sub> < 2.7 V | 0.7× V <sub>DDD</sub> | - | - | V | | | SID242 | V <sub>IL</sub> | LVTTL input,<br>V <sub>DDD</sub> < 2.7 V | - | - | 0.3 × V <sub>DDD</sub> | V | | | SID243 | V <sub>IH</sub> <sup>1)</sup> | LVTTL input,<br>V <sub>DDD</sub> ≥ 2.7 V | 2.0 | - | - | V | | | SID244 | V <sub>IL</sub> | LVTTL input,<br>V <sub>DDD</sub> ≥ 2.7 V | - | _ | 0.8 | V | | Table 4 (continued) GPIO DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------------------|------------------------------------------------------|-------------------------|-----|-----|-------|-----------------------------------------------------------------------| | SID59 | V <sub>OH</sub> | Output<br>voltage high<br>level | V <sub>DDD</sub> -0.6 | _ | - | V | I <sub>OH</sub> = 4 mA at<br>3 V V <sub>DDD</sub> | | SID60 | V <sub>OH</sub> | Output<br>voltage high<br>level | V <sub>DDD</sub> -0.5 | - | - | V | I <sub>OH</sub> = 1 mA at<br>1.8 V V <sub>DDD</sub> | | SID61 | V <sub>OL</sub> | Output<br>voltage low<br>level | _ | _ | 0.6 | V | I <sub>OL</sub> = 4 mA at<br>1.8 V V <sub>DDD</sub> | | SID62 | V <sub>OL</sub> | Output<br>voltage low<br>level | _ | - | 0.6 | V | I <sub>OL</sub> = 8 mA at<br>3 V VDDD | | SID62A | V <sub>OL</sub> | Output<br>voltage low<br>level | - | - | 0.4 | V | I <sub>OL</sub> = 3 mA at<br>3 V VDDD | | SID63 | R <sub>PULLUP</sub> | Pull-up<br>resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID64 | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID65 | I <sub>IL</sub> | Input<br>leakage<br>current<br>(absolute<br>value) | - | - | 2 | nA | 25 °C, V <sub>DDD</sub> = 3.0 V | | SID65A | I <sub>IL_CTBM</sub> | Input leakage current (absolute value) for CTBM pins | - | - | 4 | nA | | | SID66 | C <sub>IN</sub> | Input capacitance | _ | - | 7 | pF | | | SID67 | V <sub>HYSTTL</sub> | Input<br>hysteresis<br>LVTTL | 25 | 40 | - | mV | V <sub>DDD</sub> ≥ 2.7 V.<br>Guaranteed<br>by<br>characterizat<br>ion | | SID68 | V <sub>HYSCMOS</sub> | Input<br>hysteresis<br>CMOS | 0.05 × V <sub>DDD</sub> | - | - | mV | Guaranteed<br>by<br>characterizat<br>ion | Table 4 (continued) GPIO DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------------------|----------------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------| | SID69 | I <sub>DIODE</sub> | Current<br>through<br>protection<br>diode to<br>V <sub>DD</sub> /V <sub>SS</sub> | - | - | 100 | μА | Guaranteed<br>by<br>characterizat<br>ion | | SID69A | I <sub>TOT_GPIO</sub> | Maximum<br>Total Source<br>or Sink Chip<br>Current | _ | - | 200 | mA | Guaranteed<br>by<br>characterizat<br>ion | | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25<br>pF | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25<br>pF | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | - | 60 | | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25<br>pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | - | 60 | | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25<br>pF | | SID74 | F <sub>GPIOUT1</sub> | GPIO<br>Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V.<br>Fast strong mode. | - | - | 33 | MHz | 90/10%, 25<br>pF load,<br>60/40 duty<br>cycle | | SID75 | F <sub>GPIOUT2</sub> | GPIO<br>Fout;1.7 V≤<br><sub>VDDD≤</sub> 3.3 V.<br>Fast strong<br>mode. | - | - | 16.7 | MHz | 90/10%, 25<br>pF load,<br>60/40 duty<br>cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO<br>Fout;3.3 V ≤<br>V <sub>DDD</sub> ≤ 5.5 V.<br>Slow strong<br>mode. | - | - | 7 | MHz | 90/10%, 25<br>pF load,<br>60/40 duty<br>cycle | | SID245 | F <sub>GPIOUT4</sub> | GPIO<br>Fout;1.7 V ≤<br>V <sub>DDD</sub> ≤ 3.3 V.<br>Slow strong<br>mode. | - | - | 3.5 | MHz | 90/10%, 25<br>pF load,<br>60/40 duty<br>cycle | 27 ## Table 4 (continued) GPIO DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|---------------------|-------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------| | SID246 | F <sub>GPIOIN</sub> | GPIO input<br>operating<br>frequency;<br>1.71 V ≤ V <sub>DDD</sub><br>≤ 5.5 V | - | - | 48 | MHz | 90/10% V <sub>IO</sub> | <sup>1)</sup> $V_{IH}$ must not exceed $V_{DDD}$ + 0.2 V. ## Table 5 GPIO AC specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |----------|----------------------|-------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------| | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | - | 60 | | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | _ | 60 | | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | | SID74 | F <sub>GPIOUT1</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode. | - | - | 33 | MHz | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | | SID75 | F <sub>GPIOUT2</sub> | GPIO Fout;1.7 V ≤ V <sub>DDD</sub> ≤ 3.3 V. Fast strong mode. | - | - | 16.7 | MHz | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode. | - | - | 7 | MHz | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | | SID245 | F <sub>GPIOUT4</sub> | GPIO Fout;1.7 $V \le V_{DDD} \le 3.3 V$ . Slow strong mode. | - | - | 3.5 | MHz | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | | SID246 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V | _ | _ | 48 | MHz | 90/10%, 25 pF<br>load, 60/40<br>duty cycle | # 8.2.2 XRES ## Table 6 XRES DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|----------------------|-----------------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------|------------------------------------------| | SID77 | V <sub>IH</sub> | Input voltage<br>high<br>threshold | 0.7 ×V <sub>DDD</sub> | - | - | V | CMOS Input | | SID78 | V <sub>IL</sub> | Input voltage<br>low<br>threshold | - | - | 0.3 ×V <sub>DDD</sub> | V | CMOS Input | | SID79 | R <sub>PULLUP</sub> | Pull-up<br>resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID80 | C <sub>IN</sub> | Input capacitance | _ | 3 | - | pF | | | SID81 | V <sub>HYSXRES</sub> | Input voltage<br>hysteresis | - | 100 | - | mV | Guaranteed<br>by<br>characterizat<br>ion | | SID82 | I <sub>DIODE</sub> | Current<br>through<br>protection<br>diode to<br>V <sub>DDD</sub> /V <sub>SS</sub> | - | - | 100 | μΑ | Guaranteed<br>by<br>characterizat<br>ion | ## Table 7 XRES AC specifications | Spec ID# | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |----------|-------------------------|----------------------|-----|-----|-----|-------|------------------------------------------| | SID83 | T <sub>RESETWIDTH</sub> | Reset pulse<br>width | 1 | - | _ | μs | Guaranteed<br>by<br>characterizat<br>ion | infineon 8 Electrical specifications # 8.3 Analog peripherals # 8.3.1 Opamp ## Table 8 Opamp specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-------------------------|------------------------------------------------------|-------|------|------------------------|-------|------------------------| | | I <sub>DD</sub> | Opamp<br>block<br>current. No<br>load. | - | - | - | - | | | SID269 | I <sub>DD_HI</sub> | Power = high | _ | 1100 | 1850 | μΑ | | | SID270 | I <sub>DD_MED</sub> | Power = medium | _ | 550 | 950 | μΑ | | | SID271 | I <sub>DD_LOW</sub> | Power = low | _ | 150 | 350 | μA | | | | GBW | Load = 20 pF,<br>0.1 mA. V <sub>DDA</sub><br>= 2.7 V | - | _ | - | - | | | SID272 | GBW_HI | Power = high | 6 | _ | _ | MHz | | | SID273 | GBW_MED | Power = medium | 4 | - | - | MHz | | | SID274 | GBW_LO | Power = low | _ | 1 | _ | MHz | | | | I <sub>OUT_MAX</sub> | V <sub>DDA</sub> ≥ 2.7 V,<br>500 mV from<br>rail | - | - | - | - | | | SID275 | I <sub>OUT_MAX_HI</sub> | Power = high | 10 | _ | _ | mA | | | SID276 | IOUT_MAX_MID | Power = medium | 10 | - | - | mA | | | SID277 | I <sub>OUT_MAX_LO</sub> | Power = low | _ | 5 | _ | mA | | | | I <sub>OUT</sub> | V <sub>DDA</sub> = 1.71 V,<br>500 mV from<br>rail | - | _ | - | - | | | SID278 | I <sub>OUT_MAX_HI</sub> | Power = high | 4 | _ | _ | mA | | | SID279 | IOUT_MAX_MID | Power = medium | 4 | - | - | mA | | | SID280 | I <sub>OUT_MAX_LO</sub> | Power = low | _ | 2 | - | mA | | | SID281 | V <sub>IN</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | - | V <sub>DDA</sub> – 0.2 | V | | Table 8 (continued) Opamp specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------------------|------------------------------------------|-------|------|------------------------|-------|-----------------------------------------| | SID282 | V <sub>CM</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | - | V <sub>DDA</sub> – 0.2 | V | | | | V <sub>OUT</sub> | $V_{DDA} \ge 2.7 \text{ V}$ | _ | _ | _ | | | | SID283 | V <sub>OUT_1</sub> | Power =<br>high,<br>Iload=10 mA | 0.5 | - | V <sub>DDA</sub> – 0.5 | V | | | SID284 | V <sub>OUT_2</sub> | Power =<br>high, Iload=1<br>mA | 0.2 | _ | V <sub>DDA</sub> – 0.2 | V | | | SID285 | V <sub>OUT_3</sub> | Power =<br>medium,<br>Iload=1 mA | 0.2 | - | V <sub>DDA</sub> – 0.2 | V | | | SID286 | V <sub>OUT_4</sub> | Power = low,<br>Iload=0.1mA | 0.2 | - | V <sub>DDA</sub> – 0.2 | V | | | SID288 | V <sub>OS_TR</sub> | Offset voltage, trimmed | 1 | ±0.5 | 1 | mV | High mode | | SID288A | V <sub>OS_TR</sub> | Offset voltage, trimmed | - | ±1 | - | mV | Medium<br>mode | | SID288B | V <sub>OS_TR</sub> | Offset voltage, trimmed | _ | ±2 | - | mV | Low mode | | SID290 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | -10 | ±3 | 10 | μV/°C | High<br>mode.T <sub>A</sub> < 85<br>°C. | | SID290Q | V <sub>OS_DR_TR</sub> | Offset<br>voltage drift,<br>trimmed | -15 | ±3 | 15 | μV/°C | High<br>mode.T <sub>A</sub> ≤<br>105 °C | | SID290A | V <sub>OS_DR_TR</sub> | Offset<br>voltage drift,<br>trimmed | - | ±10 | - | μV/°C | Medium<br>mode | | SID290B | V <sub>OS_DR_TR</sub> | Offset<br>voltage drift,<br>trimmed | - | ±10 | - | μV/°C | Low mode | | SID291 | CMRR | DC | 70 | 80 | - | dB | V <sub>DDD</sub> = 3.6 V | | SID292 | PSRR | At 1 kHz, 100<br>mV ripple | 70 | 85 | - | dB | V <sub>DDD</sub> = 3.6 V | Table 8 (continued) Opamp specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|------------------|----------------------------------------------------------------------|-----|-----|-----|---------|-------------------------| | | Noise | | _ | - | - | - | | | SID293 | V <sub>N1</sub> | Input<br>referred, 1<br>Hz - 1GHz,<br>power = high | - | 94 | - | μVrms | | | SID294 | V <sub>N2</sub> | Input<br>referred, 1<br>kHz, power =<br>high | _ | 72 | - | nV/rtHz | | | SID295 | V <sub>N3</sub> | Input<br>referred,<br>10kHz,<br>power = high | _ | 28 | - | nV/rtHz | | | SID296 | V <sub>N4</sub> | Input<br>referred,<br>100kHz,<br>power = high | _ | 15 | - | nV/rtHz | | | SID297 | Cload | Stable up to<br>maximum<br>load. Perfor-<br>mance specs<br>at 50 pF. | - | _ | 125 | pF | | | SID298 | Slew_rate | Cload = 50<br>pF, Power =<br>High,V <sub>DDA</sub> ≥<br>2.7 V | 6 | - | - | V/µs | | | SID299 | T_op_wake | From disable<br>to enable, no<br>external RC<br>dominating | - | 300 | - | μs | | | | Comp_mode | Comparator<br>mode; 50 mV<br>drive, Trise =<br>Tfall<br>(approx.) | - | - | - | | | | SID299A | OL_GAIN | Open Loop<br>Gain | _ | 90 | - | dB | Guaranteed<br>by Design | | SID300 | T <sub>PD1</sub> | Response<br>time; power<br>= high | - | 150 | _ | ns | | ## Table 8 (continued) Opamp specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |----------|------------------|-------------------------------------|-----|------|-----|-------|------------------------| | SID301 | T <sub>PD2</sub> | Response<br>time; power<br>= medium | - | 400 | - | ns | | | SID302 | T <sub>PD3</sub> | Response<br>time; power<br>= low | - | 2000 | - | ns | | | SID303 | Vhyst_op | Hysteresis | _ | 10 | - | mV | | # 8.3.2 Comparator ## Table 9 Comparator DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------| | SID85 | V <sub>OFFSET2</sub> | Input offset<br>voltage,<br>Common<br>Mode<br>voltage<br>range from 0<br>to V <sub>DD</sub> -1 | - | - | ±4 | mV | | | SID85A | V <sub>OFFSET3</sub> | Input offset voltage. Ultra low-power mode (V <sub>DDD</sub> ≥ 2.2 V for Temp < 0 °C, V <sub>DDD</sub> ≥ 1.8 V for Temp > 0 °C) | - | ±12 | - | mV | | | SID86 | V <sub>HYST</sub> | Hysteresis<br>when<br>enabled,<br>Common<br>Mode<br>voltage<br>range from 0<br>to <sub>VDD</sub> -1. | - | 10 | 35 | mV | Guaranteed<br>by<br>characterizat<br>ion | Table 9 (continued) Comparator DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|-------|-----------------------------------------------------------------------| | SID87 | V <sub>ICM1</sub> | Input<br>common<br>mode<br>voltage in<br>normal<br>mode | 0 | - | V <sub>DDD</sub> - 0.1 | V | Modes 1 and 2. | | SID247 | V <sub>ICM2</sub> | Input common mode voltage in low power mode (V <sub>DDD</sub> ≥ 2.2 V for Temp < 0 °C, V <sub>DDD</sub> ≥ 1.8 V for Temp > 0 °C) | 0 | | V <sub>DDD</sub> | V | | | SID247A | V <sub>ICM3</sub> | Input<br>common<br>mode<br>voltage in<br>ultra low<br>power mode | 0 | _ | V <sub>DDD</sub> - 1.15 | V | | | SID88 | CMRR | Common<br>mode<br>rejection<br>ratio | 50 | - | - | dB | V <sub>DDD</sub> ≥ 2.7 V.<br>Guaranteed<br>by<br>characterizat<br>ion | | SID88A | CMRR | Common<br>mode<br>rejection<br>ratio | 42 | _ | - | dB | V <sub>DDD</sub> < 2.7 V.<br>Guaranteed<br>by<br>characterizat<br>ion | | SID89 | I <sub>CMP1</sub> | Block<br>current,<br>normal<br>mode | - | - | 400 | μА | Guaranteed<br>by<br>characterizat<br>ion | | SID248 | I <sub>CMP2</sub> | Block<br>current, low<br>power mode | - | - | 100 | μА | Guaranteed<br>by<br>characterizat<br>ion | **(infineon** 8 Electrical specifications Table 9 (continued) Comparator DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------| | SID259 | I <sub>CMP3</sub> | Block current, ultra low power mode (V <sub>DDD</sub> ≥ 2.2 V for Temp < 0 °C, V <sub>DDD</sub> ≥ 1.8 V for Temp > 0 °C) | - | 6 | 28 | μΑ | Guaranteed<br>by<br>characterizat<br>ion | | SID90 | Z <sub>CMP</sub> | DC input impedance of comparator | 35 | - | - | ΜΩ | Guaranteed<br>by<br>characterizat<br>ion | ## Table 10 Comparator AC specifications Guaranteed by characterization | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|--------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------| | SID91 | T <sub>RESP1</sub> | Response<br>time, normal<br>mode | - | - | 110 | ns | 50 mV<br>overdrive | | SID258 | T <sub>RESP2</sub> | Response<br>time, low<br>power mode | - | - | 200 | ns | 50 mV<br>overdrive | | SID92 | T <sub>RESP3</sub> | Response time, ultra low power mode(V <sub>DDD</sub> ≥ 2.2 V for Temp < 0 °C, V <sub>DDD</sub> ≥ 1.8 V for Temp > 0 °C) | _ | | 15 | μs | 200 mV<br>overdrive | # 8.3.3 Temperature sensor Table 11 Temperature sensor specifications | Spec ID# | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |----------|----------------------|--------------------|-----|-----|-----|-------|------------------------| | SID93 | T <sub>SENSACC</sub> | Temperature sensor | -5 | ±1 | +5 | °C | -40 to +85 °C | | | | accuracy | | | | | | # 8.3.4 SAR ADC Table 12 SAR ADC DC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------|------------------------------------------|-----------------|-----|-----------|-------|-------------------------------------------------------------------------------------| | SID94 | A_RES | Resolution | _ | - | 12 | bits | | | SID95 | A_CHNIS_S | Number of channels - single ended | _ | _ | 8 | | 8 full speed | | SID96 | A-CHNKS_D | Number of channels - differential | - | - | 4 | | Diff inputs<br>use<br>neighboring<br>I/O | | SID97 | A-MONO | Monotonicity | - | - | - | | Yes. Based<br>on<br>characterizat<br>ion | | SID98 | A_GAINERR | Gain error | - | - | ±0.1 | % | With external reference. Guaranteed by characterizat ion | | SID99 | A_OFFSET | Input offset<br>voltage | - | - | 2 | mV | Measured<br>with 1-V V <sub>REF</sub> .<br>Guaranteed<br>by<br>characterizat<br>ion | | SID100 | A_ISAR | Current consumption | _ | - | 1 | mA | | | SID101 | A_VINS | Input voltage<br>range -<br>single ended | V <sub>SS</sub> | - | $V_{DDA}$ | V | Based on<br>device<br>characterizat<br>ion | | SID102 | A_VIND | Input voltage<br>range -<br>differential | V <sub>SS</sub> | - | $V_{DDA}$ | V | Based on<br>device<br>characterizat<br>ion | | SID103 | A_INRES | Input<br>resistance | - | - | 2.2 | ΚΩ | Based on<br>device<br>characterizat<br>ion | | SID104 | A_INCAP | Input<br>capacitance | - | - | 10 | pF | Based on<br>device<br>characterizat<br>ion | Table 13 SAR ADC AC specifications (Guaranteed by characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------|---------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------------| | SID106 | A_PSRR | Power<br>supply<br>rejection<br>ratio | 70 | - | - | dB | | | SID107 | A_CMRR | Common<br>mode<br>rejection<br>ratio | 66 | - | - | dB | Measured at 1 V | | SID108 | A_SAMP_1 | Sample rate<br>with external<br>reference<br>bypass cap | - | - | 1 | Msps | | | SID108A | A_SAMP_2 | Sample rate with no bypass cap. Reference = VDD | - | - | 500 | Ksps | | | SID108B | A_SAMP_3 | Sample rate with no bypass cap. Internal reference | - | - | 100 | Ksps | | | SID109 | A_SNDR | Signal-to-<br>noise and<br>distortion<br>ratio (SINAD) | 65 | - | - | dB | F <sub>IN</sub> = 10 kHz | | SID111 | A_INL | Integral non<br>linearity | -1.7 | - | +2 | LSB | $V_{DD}$ = 1.71 to<br>5.5, 1 Msps,<br>Vref = 1 to<br>5.540 °C ≤<br>$T_A$ ≤ 85 °C | | | | | -1.9 | _ | +2 | LSB | $V_{DD}$ = 1.71 to<br>5.5, 1 Msps,<br>Vref = 1 to<br>5.540 °C ≤<br>$T_A$ ≤ 105 °C | | SID111A | A_INL | Integral non<br>linearity | -1.5 | - | +1.7 | LSB | $V_{DDD} = 1.71$<br>to 3.6, 1<br>Msps, Vref = 1.71 to $V_{DDD}$ .<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C | Table 13 (continued) SAR ADC AC specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |----------|-----------|---------------------------------|------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------| | | | | -1.9 | - | +2 | LSB | $V_{DDD} = 1.71$<br>to 3.6, 1<br>Msps, Vref = 1.71 to $V_{DDD}$ .<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C | | SID111B | A_INL | Integral non<br>linearity | -1.5 | - | +1.7 | LSB | V <sub>DDD</sub> = 1.71<br>to 5.5, 500<br>Ksps, Vref = 1<br>to 5.5. | | SID112 | A_DNL | Differential<br>non linearity | -1 | - | +2.2 | LSB | $V_{DDD} = 1.71$<br>to 5.5, 1<br>Msps, Vref =<br>1 to 5.540<br>°C $\leq$ T <sub>A</sub> $\leq$ 85<br>°C | | | | | -1 | - | +2.3 | LSB | $V_{DDD} = 1.71$<br>to 5.5, 1<br>Msps, Vref =<br>1 to 5.540<br>°C $\leq$ T <sub>A</sub> $\leq$ 105<br>°C | | SID112A | A_DNL | Differential<br>non linearity | -1 | - | +2 | LSB | $V_{DDD} = 1.71$<br>to 3.6, 1<br>Msps, Vref = 1.71 to $V_{DDD}$ .<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C | | | | | -1 | - | +2.2 | LSB | $V_{DDD} = 1.71$<br>to 3.6, 1<br>Msps, Vref = 1.71 to $V_{DDD}$ .<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C | | SID112B | A_DNL | Differential<br>non linearity | -1 | - | +2.2 | LSB | V <sub>DDD</sub> = 1.71<br>to 5.5, 500<br>Ksps, Vref = 1<br>to 5.5. | | SID113 | A_THD | Total<br>harmonic<br>distortion | - | - | -65 | dB | F <sub>IN</sub> = 10 kHz. | # 8.3.5 CSD Table 14 CSD block specification | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |--------------|------------|------------------------------------------------------------------------------------------|------|-------|-----|-------|--------------------------------------------------------------| | CSD specific | cation | | 1 | 1 | 1 | | | | SID308 | VCSD | Voltage<br>range of<br>operation | 1.71 | - | 5.5 | V | | | SID309 | IDAC1 | DNL for 8-bit resolution | -1 | - | 1 | LSB | | | SID310 | IDAC1 | INL for 8-bit resolution | -3 | - | 3 | LSB | | | SID311 | IDAC2 | DNL for 7-bit resolution | -1 | - | 1 | LSB | | | SID312 | IDAC2 | INL for 7-bit resolution | -3 | - | 3 | LSB | | | SID313 | SNR | Ratio of<br>counts of<br>finger to<br>noise.<br>Guaranteed<br>by<br>characterizat<br>ion | 5 | - | - | Ratio | Capacitance<br>range of 9 to<br>35 pF, 0.1 pF<br>sensitivity | | SID314 | IDAC1_CRT1 | Output<br>current of<br>Idac1 (8-bits)<br>in High range | - | 612 | - | μА | | | SID314A | IDAC1_CRT2 | Output<br>current of<br>Idac1(8-bits)<br>in Low range | - | 306 | - | μΑ | | | SID315 | IDAC2_CRT1 | Output<br>current of<br>Idac2 (7-bits)<br>in High range | - | 304.8 | - | μА | | | SID315A | IDAC2_CRT2 | Output<br>current of<br>Idac2 (7-bits)<br>in Low range | - | 152.4 | - | μА | | # 8.4 Digital peripherals The following specifications apply to the Timer/Counter/PWM peripherals in the Timer mode. 8 Electrical specifications # 8.4.1 Timer/Counter/PWM # Table 15 TCPWM specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |------------------|-----------|-----------------------------------------------------------|------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------| | SID.TCPWM.1 | ITCPWM1 | Block<br>current<br>consumption<br>at 3 MHz | - | - | 45 | μΑ | All<br>modes(Time<br>r/Counter/<br>PWM) | | SID.TCPWM.2 | ITCPWM2 | Block<br>current<br>consumption<br>at 12 MHz | - | _ | 155 | μΑ | All<br>modes(Time<br>r/Counter/<br>PWM) | | SID.TCPWM.2<br>A | ITCPWM3 | Block<br>current<br>consumption<br>at 48 MHz | - | - | 650 | μΑ | All<br>modes(Time<br>r/Counter/<br>PWM) | | SID.TCPWM.3 | TCPWMFREQ | Operating frequency | - | - | Fc | MHz | Fc max =<br>Fcpu.<br>Maximum =<br>24 MHz | | SID.TCPWM.4 | TPWMENEXT | Input Trigger<br>Pulse Width<br>for all Trigger<br>Events | 2/Fc | _ | | ns | Trigger Events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected. | | SID.TCPWM.5 | TPWMEXT | Output<br>Trigger Pulse<br>widths | 2/Fc | - | - | ns | Minimum possible width of Overflow, Underflow, and CC (Counter equals Compare value) trigger outputs | Table 15 (continued) TCPWM specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |------------------|-----------|------------------------------------|------|-----|-----|-------|------------------------------------------------------| | SID.TCPWM.5<br>A | TCRES | Resolution of<br>Counter | 1/Fc | - | - | ns | Minimum time between successive counts | | SID.TCPWM.5 | PWMRES | PWM<br>Resolution | 1/Fc | - | - | ns | Minimum<br>pulse width<br>of PWM<br>Output | | SID.TCPWM.5<br>C | QRES | Quadrature<br>inputs<br>resolution | 1/Fc | - | - | ns | Minimum pulse width between Quadrature phase inputs. | #### 8.4.2 I2C # Table 16 Fixed I<sup>2</sup>C DC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|---------------------------------------------------|-----|-----|-----|-------|------------------------| | SID149 | I <sub>I2C1</sub> | Block<br>current<br>consumption<br>at 100 kHz | - | - | 50 | pA | | | SID150 | I <sub>I2C2</sub> | Block<br>current<br>consumption<br>at 400 kHz | - | - | 135 | pA | | | SID151 | I <sub>12C3</sub> | Block<br>current<br>consumption<br>at 1 Mbps | - | - | 310 | рА | | | SID152 | I <sub>12C4</sub> | I <sup>2</sup> C enabled<br>in Deep<br>Sleep mode | - | - | 1.4 | рА | | 41 # Table 17 Fixed I<sup>2</sup>C AC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|-------------|-----|-----|-----|-------|------------------------| | SID153 | F <sub>I2C1</sub> | Bit rate | | _ | _ | 1 | Mbps | # 8.4.3 LCD direct drive #### Table 18 LCD direct drive DC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-----------------------|---------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------| | SID154 | I <sub>LCDLOW</sub> | Operating current in low power mode | - | 5 | - | μΑ | 16 × 4 small<br>segment<br>disp. at 50 Hz | | SID155 | C <sub>LCDCAP</sub> | LCD<br>capacitance<br>per<br>segment/<br>common<br>driver | - | 500 | 5000 | pF | Guaranteed<br>by Design | | SID156 | LCD <sub>OFFSET</sub> | Long-term<br>segment<br>offset | - | 20 | - | mV | | | SID157 | I <sub>LCDOP1</sub> | PWM Mode<br>current. 5-V<br>bias.24-MHz<br>IMO. 25 °C | - | 0.6 | - | mA | 32 × 4<br>segments. 50<br>Hz | | SID158 | I <sub>LCDOP2</sub> | PWM Mode<br>current. 3.3-<br>V bias. 24-<br>MHz IMO. 25<br>°C | - | 0.5 | - | mA | 32 × 4<br>segments. 50<br>Hz | #### Table 19 LCD direct drive AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------------|----------------|-----|-----|-----|-------|------------------------| | SID159 | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | | 8 Electrical specifications # Table 20 Fixed UART DC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|--------------------|--------------------------------------------------------|-----|-----|-----|-------|------------------------| | SID160 | I <sub>UART1</sub> | Block<br>current<br>consumption<br>at100<br>Kbits/sec | - | - | 55 | μА | | | SID161 | I <sub>UART2</sub> | Block<br>current<br>consumption<br>at1000<br>Kbits/sec | - | - | 312 | μА | | #### Table 21 Fixed UART AC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | |---------|-------------------|-------------|-----|-----|-----|-------| | SID162 | F <sub>UART</sub> | Bit rate | _ | _ | 1 | Mbps | # 8.4.4 SPI specifications #### Table 22 Fixed SPI DC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | |---------|-------------------|------------------------------------------------|-----|-----|-----|-------| | SID163 | I <sub>SPI1</sub> | Block current<br>consumption<br>at 1 Mbits/sec | - | - | 360 | μΑ | | SID164 | I <sub>SPI2</sub> | Block current<br>consumption<br>at 4 Mbits/sec | - | - | 560 | μΑ | | SID165 | I <sub>SPI3</sub> | Block current<br>consumption<br>at 8 Mbits/sec | - | - | 600 | μΑ | ### Table 23 Fixed SPI AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | |---------|------------------|---------------------------------------------------|-----|-----|-----|-------| | SID166 | F <sub>SPI</sub> | SPI operating frequency (master; 6X oversampling) | - | - | 8 | MHz | Table 24 Fixed SPI Master mode AC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | |---------|------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | SID167 | T <sub>DMO</sub> | MOSI valid<br>after Sclock<br>driving edge | - | - | 15 | ns | | SID168 | T <sub>DSI</sub> | MISO valid<br>before Sclock<br>capturing<br>edge. Full<br>clock, late<br>MISO Sampling<br>used | 20 | - | - | ns | | SID169 | Т <sub>НМО</sub> | Previous MOSI<br>data hold time<br>with respect to<br>capturing edge<br>at Slave | 0 | - | - | ns | # Table 25 Fixed SPI Slave mode AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|----------------------|---------------------------------------------------------------------|-----|-----|---------------------|-------|------------------------| | SID170 | T <sub>DMI</sub> | MOSI valid<br>before<br>Sclock<br>capturing<br>edge | 40 | - | - | ns | | | SID171 | T <sub>DSO</sub> | MISO valid<br>after Sclock<br>driving edge | - | - | 42 + 3 ×<br>Tscbclk | ns | | | SID171A | T <sub>DSO_ext</sub> | MISO valid<br>after Sclock<br>driving edge<br>in Ext. Clock<br>mode | - | _ | 48 | ns | | | SID172 | T <sub>HSO</sub> | Previous<br>MISO data<br>hold time | 0 | - | - | ns | | | SID172A | T <sub>SSELSCK</sub> | SSEL Valid to<br>first SCK<br>Valid edge | 100 | - | - | ns | | # 8.5 Memory #### Table 26 Flash DC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-----------------|---------------------------|------|-----|-----|-------|------------------------| | SID173 | V <sub>PE</sub> | Erase and program voltage | 1.71 | _ | 5.5 | V | | # Table 27 Flash AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------------------------|-------------------------------------------------------------------|-------|-----|-----|---------|--------------------------------------------------------------------| | SID174 | T <sub>ROWWRITE</sub> <sup>1)</sup> | Row (block)<br>write time<br>(erase and<br>program) | - | - | 20 | ms | Row (block)<br>=128 bytes. –<br>40 °C ≤ T <sub>A</sub> ≤<br>85 °C | | | | | - | - | 26 | ms | Row (block)<br>=128 bytes. –<br>40 °C ≤ T <sub>A</sub> ≤<br>105 °C | | SID175 | T <sub>ROWERASE</sub> <sup>1)</sup> | Row erase<br>time | _ | _ | 13 | ms | | | SID176 | T <sub>ROWPROGRAM</sub> | Row<br>program | _ | _ | 7 | ms | -40 °C ≤ T <sub>A</sub> ≤ 85 °C | | | | time after<br>erase | _ | _ | 13 | ms | -40 °C ≤ T <sub>A</sub> ≤ 105 °C | | SID178 | T <sub>BULKERASE</sub> 1) | Bulk erase<br>time (32 KB) | - | _ | 35 | ms | | | SID180 | T <sub>DEVPROG</sub> <sup>1)</sup> | Total device program time | - | _ | 7 | seconds | Guaranteed<br>by<br>characterizat<br>ion | | SID181 | F <sub>END</sub> | Flash<br>endurance | 100 K | - | - | cycles | Guaranteed<br>by<br>characterizat<br>ion | | SID182 | F <sub>RET</sub> | Flash retention. T <sub>A</sub> ≤ 55 °C, 100 K P/E cycles | 20 | - | - | years | Guaranteed<br>by<br>characterizat<br>ion | | SID182A | | Flash<br>retention. T <sub>A</sub><br>≤ 85 °C, 10 K<br>P/E cycles | 10 | - | - | years | Guaranteed<br>by<br>characterizat<br>ion | Table 27 (continued) Flash AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------| | SID182B | F <sub>RETQ</sub> | Flash retention. T <sub>A</sub> ≤ 105 °C, 10K P/E cycles, ≤ three years at T <sub>A</sub> > 85 °C. | 10 | 20 | - | | Guaranteed<br>by<br>characterizat<br>ion. | <sup>1)</sup> It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. ### 8.6 System resources # 8.6.1 Power-on-Reset (POR) with Brown Out #### Table 28 Imprecise Power On Reset (PRES) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-----------------------|-------------------------|------|-----|------|-------|------------------------------------------| | SID185 | V <sub>RISEIPOR</sub> | Rising trip<br>voltage | 0.80 | - | 1.45 | V | Guaranteed<br>by<br>characterizat<br>ion | | SID186 | V <sub>FALLIPOR</sub> | Falling trip<br>voltage | 0.75 | - | 1.4 | V | Guaranteed<br>by<br>characterizat<br>ion | | SID187 | V <sub>IPORHYST</sub> | Hysteresis | 15 | - | 200 | mV | Guaranteed<br>by<br>characterizat<br>ion | Table 29 Precise Power On Reset (POR) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------------------|-----------------------------------------------------|------|-----|-----|--------|------------------------------------------------------------------------------------------| | SID190 | V <sub>FALLPPOR</sub> | BOD trip<br>voltage in<br>active and<br>sleep modes | 1.64 | - | - | V | Full functionality between 1.71 V and BOD trip voltage is guaranteed by characterization | | SID192 | V <sub>FALLDPSLP</sub> | BOD trip<br>voltage in<br>Deep Sleep | 1.4 | - | - | V | Guaranteed<br>by<br>characterizat<br>ion | | BID55 | Svdd | Maximum<br>power<br>supply ramp<br>rate | - | - | 67 | kV/sec | | # 8.6.2 Voltage monitors Table 30 Voltage monitors DC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|---------------------------------|------|------|------|-------|------------------------| | SID195 | V <sub>LVI1</sub> | LVI_A/<br>D_SEL[3:0] =<br>0000b | 1.71 | 1.75 | 1.79 | V | | | SID196 | V <sub>LVI2</sub> | LVI_A/<br>D_SEL[3:0] =<br>0001b | 1.76 | 1.80 | 1.85 | V | | | SID197 | V <sub>LVI3</sub> | LVI_A/<br>D_SEL[3:0] =<br>0010b | 1.85 | 1.90 | 1.95 | V | | | SID198 | V <sub>LVI4</sub> | LVI_A/<br>D_SEL[3:0] =<br>0011b | 1.95 | 2.00 | 2.05 | V | | | SID199 | V <sub>LVI5</sub> | LVI_A/<br>D_SEL[3:0] =<br>0100b | 2.05 | 2.10 | 2.15 | V | | | SID200 | V <sub>LVI6</sub> | LVI_A/<br>D_SEL[3:0] =<br>0101b | 2.15 | 2.20 | 2.26 | V | | Table 30 (continued) Voltage monitors DC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|--------------------|---------------------------------|------|------|------|-------|-----------------------------------------| | SID201 | V <sub>LVI7</sub> | LVI_A/<br>D_SEL[3:0] =<br>0110b | 2.24 | 2.30 | 2.36 | V | | | SID202 | V <sub>LVI8</sub> | LVI_A/<br>D_SEL[3:0] =<br>0111b | 2.34 | 2.40 | 2.46 | V | | | SID203 | V <sub>LVI9</sub> | LVI_A/<br>D_SEL[3:0] =<br>1000b | 2.44 | 2.50 | 2.56 | V | | | SID204 | V <sub>LVI10</sub> | LVI_A/<br>D_SEL[3:0] =<br>1001b | 2.54 | 2.60 | 2.67 | V | | | SID205 | V <sub>LVI11</sub> | LVI_A/<br>D_SEL[3:0] =<br>1010b | 2.63 | 2.70 | 2.77 | V | | | SID206 | V <sub>LVI12</sub> | LVI_A/<br>D_SEL[3:0] =<br>1011b | 2.73 | 2.80 | 2.87 | V | | | SID207 | V <sub>LVI13</sub> | LVI_A/<br>D_SEL[3:0] =<br>1100b | 2.83 | 2.90 | 2.97 | V | | | SID208 | V <sub>LVI14</sub> | LVI_A/<br>D_SEL[3:0] =<br>1101b | 2.93 | 3.00 | 3.08 | V | | | SID209 | V <sub>LVI15</sub> | LVI_A/<br>D_SEL[3:0] =<br>1110b | 3.12 | 3.20 | 3.28 | V | | | SID210 | V <sub>LVI16</sub> | LVI_A/<br>D_SEL[3:0] =<br>1111b | 4.39 | 4.50 | 4.61 | V | | | SID211 | LVI_IDD | Block<br>current | _ | - | 100 | μΑ | Guaranteed<br>by<br>characteriza<br>ion | Table 31 Voltage monitors AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|----------------------|---------------------------------|-----|-----|-----|-------|------------------------------------------| | SID212 | T <sub>MONTRIP</sub> | Voltage<br>monitor trip<br>time | - | - | 1 | μs | Guaranteed<br>by<br>characterizat<br>ion | 8 Electrical specifications # 8.6.3 SWD interface Table 32 SWD interface specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------------|----------------------------------|--------|-----|-------|-------|-------------------------------------------| | SID213 | F_SWDCLK1 | 3.3 V ≤ V <sub>DD</sub> ≤ 5.5 V | - | - | 14 | MHz | SWDCLK ≤<br>1/3 CPU<br>clock<br>frequency | | SID214 | F_SWDCLK2 | 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V | - | - | 7 | MHz | SWDCLK ≤<br>1/3 CPU<br>clock<br>frequency | | SID215 | T_SWDI_SET<br>UP | T = 1/f<br>SWDCLK | 0.25*T | - | - | ns | Guaranteed<br>by<br>characterizat<br>ion | | SID216 | T_SWDI_HOL<br>D | T = 1/f<br>SWDCLK | 0.25*T | - | - | ns | Guaranteed<br>by<br>characterizat<br>ion | | SID217 | T_SWDO_VA<br>LID | T = 1/f<br>SWDCLK | - | - | 0.5*T | ns | Guaranteed<br>by<br>characterizat<br>ion | | SID217A | T_SWDO_HO<br>LD | T = 1/f<br>SWDCLK | 1 | - | - | ns | Guaranteed<br>by<br>characterizat<br>ion | ### 8.6.4 Internal main oscillator # Table 33 IMO DC specifications (Guaranteed by design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|------------------------------------------|-----|-----|------|-------|------------------------| | SID218 | I <sub>IMO1</sub> | IMO<br>operating<br>current at 48<br>MHz | - | - | 1000 | рА | | | SID219 | I <sub>IMO2</sub> | IMO<br>operating<br>current at 24<br>MHz | - | - | 325 | рА | | Table 33 (continued) IMO DC specifications (Guaranteed by design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|------------------------------------------|-----|-----|-----|-------|------------------------| | SID220 | І <sub>ІМОЗ</sub> | IMO<br>operating<br>current at 12<br>MHz | - | - | 225 | рА | | | SID221 | I <sub>IMO4</sub> | IMO<br>operating<br>current at 6<br>MHz | - | - | 180 | рА | | | SID222 | І <sub>ІМО5</sub> | IMO<br>operating<br>current at 3<br>MHz | - | - | 150 | pA | | # Table 34 IMO AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------------|-----------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------| | SID223 | F <sub>IMOTOL1</sub> | Frequency<br>variation<br>from 3 to 48<br>MHz | - | - | ±2 | % | +3% if T <sub>A</sub> ><br>85 °C and<br>IMO<br>frequency <<br>24 MHz | | SID226 | T <sub>STARTIMO</sub> | IMO startup<br>time | _ | _ | 12 | μs | | | SID227 | T <sub>JITRMSIMO1</sub> | RMS Jitter at 3 MHz | _ | 156 | - | ps | | | SID228 | T <sub>JITRMSIMO2</sub> | RMS Jitter at 24 MHz | - | 145 | - | ps | | | SID229 | T <sub>JITRMSIMO3</sub> | RMS Jitter at<br>48 MHz | - | 139 | - | ps | | # 8.6.5 Internal low-speed oscillator # Table 35 ILO DC specifications (Guaranteed by design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------|------------------------------------------|-----|-----|------|-------|------------------------------------------| | SID231 | I <sub>ILO1</sub> | ILO<br>operating<br>current at 32<br>kHz | - | 0.3 | 1.05 | μΑ | Guaranteed<br>by<br>characterizat<br>ion | # Table 35 (continued) ILO DC specifications (Guaranteed by design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|----------------------|------------------------|-----|-----|-----|-------|-------------------------| | SID233 | I <sub>ILOLEAK</sub> | ILO leakage<br>current | - | 2 | 15 | nA | Guaranteed<br>by design | #### Table 36 ILO AC specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------------------|--------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------| | SID234 | T <sub>STARTILO1</sub> | ILO startup<br>time | _ | - | 2 | ms | Guaranteed<br>by<br>characterizat<br>ion | | SID236 | T <sub>ILODUTY</sub> | ILO duty<br>cycle | 40 | 50 | 60 | % | Guaranteed<br>by<br>characterizat<br>ion | | SID237 | F <sub>ILOTRIM1</sub> | 32 kHz<br>trimmed<br>frequency | 15 | 32 | 50 | kHz | Max. ILO<br>frequency is<br>70 kHz if T <sub>A</sub> ><br>85 °C | # Table 37 External clock specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------|-------------------------------------------------|-----|-----|-----|-------|------------------------------------------| | SID305 | ExtClkFreq | External<br>Clock input<br>Frequency | 0 | - | 48 | MHz | Guaranteed<br>by<br>characterizat<br>ion | | SID306 | ExtClkDuty | Duty cycle;<br>Measured at<br>V <sub>DD/2</sub> | 45 | - | 55 | % | Guaranteed<br>by<br>characterizat<br>ion | #### Table 38 UDB AC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |--------------|------------------------|------------------------------------------------------|-----|-----|-----|-------|------------------------| | Datapath per | formance | | | | | | | | SID249 | F <sub>MAX-TIMER</sub> | Max<br>frequency of<br>16-bit timer<br>in a UDB pair | - | - | 48 | MHz | | Table 38 (continued) UDB AC specifications (Guaranteed by characterization) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |-------------|--------------------------|----------------------------------------------------------------|-----|-----|-----|-------|------------------------| | SID250 | F <sub>MAX-ADDER</sub> | Max<br>frequency of<br>16-bit adder<br>in a UDB pair | - | - | 48 | MHz | | | SID251 | F <sub>MAX_CRC</sub> | Max<br>frequency of<br>16-bit<br>CRC/PRS in a<br>UDB pair | - | - | 48 | MHz | | | PLD perform | mance in UDB | | | | | | | | SID252 | F <sub>MAX_PLD</sub> | Max<br>frequency of<br>2-pass PLD<br>function in a<br>UDB pair | - | - | 48 | MHz | | | Clock to ou | tput performance | 5 | | • | | · | | | SID253 | T <sub>CLK_OUT_UDB</sub> | Prop. delay<br>for clock in<br>to data out<br>at 25 °C, Typ. | _ | 15 | - | ns | | | SID254 | T <sub>CLK_OUT_UDB</sub> | Prop. delay<br>for clock in<br>to data out,<br>Worst case. | - | 25 | - | ns | | # Table 39 Block specs | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-----------|---------------------------------------|-----|-----|-----|-------|------------------------------------------------------| | SID256* | TWS48* | Number of<br>wait states<br>at 48 MHz | 1 | - | - | | CPU execution fromFlash. Guaranteed by characterizat | Table 39 (continued) Block specs | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|------------|---------------------------------------------------------------|-----|-----|-----|---------|--------------------------------------------------------------| | SID257 | TWS24* | Number of<br>wait states<br>at 24 MHz | 0 | - | - | | CPU execution fromFlash. Guaranteed by characterizat ion | | SID260 | VREFSAR | Trimmed internal reference to SAR | -1 | - | +1 | % | Percentage of Vbg (1.024 V). Guaranteed by characterizat ion | | SID262 | TCLKSWITCH | Clock<br>switching<br>from clk1 to<br>clk2 in clk1<br>periods | 3 | - | 4 | Periods | Guaranteed<br>bydesign | <sup>\*</sup> Tws48 and Tws24 are guaranteed by Design #### Table 40 UDB port adaptor specifications (Based on LPC Component Specs, Guaranteed by Characterization -10-pF load, 3-V $V_{DDIO}$ and $V_{DDD}$ ) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>conditions | |---------|-------------------------|------------------------------------------------|-----|-----|-----|-------|------------------------| | SID263 | T <sub>LCLKDO</sub> | LCLK to output delay | _ | _ | 18 | ns | | | SID264 | T <sub>DINLCLK</sub> | Input setup<br>time to<br>LCLCK rising<br>edge | - | - | 7 | ns | | | SID265 | T <sub>DINLCLKHLD</sub> | Input hold<br>time from<br>LCLK rising<br>edge | 5 | - | - | ns | | | SID266 | T <sub>LCLKHIZ</sub> | LCLK to<br>output<br>tristated | - | - | 28 | ns | | | SID267 | T <sub>FLCLK</sub> | LCLK<br>frequency | _ | - | 33 | MHz | | # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 8 Electrical specifications # Table 40 (continued) UDB port adaptor specifications (Based on LPC Component Specs, Guaranteed by Characterization -10-pF load, 3-V $V_{DDIO}$ and $V_{DDD}$ ) | Spec ID | Parameter | Description | Min | Тур | Мах | Units | Details/<br>conditions | |---------|-----------------------|--------------------------------------------|-----|-----|-----|-------|------------------------| | SID268 | T <sub>LCLKDUTY</sub> | LCLK duty<br>cycle<br>(percentage<br>high) | 40 | - | 60 | % | | 9 Ordering information # 9 Ordering information The PSoC<sup>™</sup> 4200 part numbers and features are listed in the following table. | | | Features | | | | | | | | | Package | Opera<br>tempe | ting<br>erature | | | | |--------|----------------------|---------------------|------------|-----------|-----|--------------|-----------|------------------|----------------|----------------|--------------|----------------|-----------------|----------|-------------------------|--------------------------| | Family | Product | Max CPU speed (MHz) | Flash (KB) | SRAM (KB) | UDB | Opamp (CTBm) | CAPSENSE™ | Direct LCD drive | 12-bit SAR ADC | LP comparators | TCPWM blocks | SCB blocks | GPIO | 28-SSOP | -40 to +85 °C (A grade) | -40 to +105 °C (S grade) | | 4200 | CY8C4244PVA-<br>442Z | 48 | 16 | 4 | 2 | 1 | ✓ | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | <b>√</b> | ✓ | - | | | CY8C4245PVA-<br>452Z | 48 | 32 | 4 | 4 | 0 | _ | <b>✓</b> | - | 0 | 4 | 2 | 24 | <b>✓</b> | ✓ | _ | | | CY8C4245PVA-<br>472Z | 48 | 32 | 4 | 4 | 1 | _ | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24√ | | ✓ | _ | | | CY8C4245PVA-<br>482Z | 48 | 32 | 4 | 4 | 1 | <b>√</b> | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | <b>√</b> | ✓ | - | | | CY8C4244PVS-<br>442Z | 48 | 16 | 4 | 2 | 1 | ✓ | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | <b>√</b> | - | ✓ | | | CY8C4245PVS-<br>452Z | 48 | 32 | 4 | 4 | 0 | _ | <b>✓</b> | - | 0 | 4 | 2 | 24 | ✓ | _ | <b>✓</b> | | | CY8C4245PVS-<br>472Z | 48 | 32 | 4 | 4 | 1 | _ | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | ✓ | - | ✓ | | | CY8C4245PVS-<br>482Z | 48 | 32 | 4 | 4 | 1 | <b>✓</b> | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | <b>✓</b> | - | ✓ | | | CY8C4245PVA-<br>482 | 48 | 32 | 4 | 4 | 1 | <b>✓</b> | <b>✓</b> | 1 Msps | 2 | 4 | 2 | 24 | <b>√</b> | <b>√</b> | _ | # 9.1 Part numbering conventions $PSoC^{\mathsf{TM}}$ 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise. The part numbers are of the form CY8C4ABCDEF-GHI where the fields are defined as follows. 9 Ordering information Figure 9 Part numbering conventions The field values are listed in the following table. | Field | Description | Values | Meaning | |-------|-------------------------------|---------|----------------------------------------| | CY8C | Cypress (An Infineon company) | | | | 4 | Architecture | 4 | PSoC™ 4 | | A | Family within architecture | 1 | 4100 Family | | | | 2 | 4200 Family | | В | CPU speed | 2 | 24 MHz | | | | 4 | 48 MHz | | С | Flash capacity | 4 | 16 KB | | | | 5 | 32 KB | | DE | Package code | PV | SSOP | | F | Temperature range | A/S | Automotive | | GHI | Attributes code | 000-999 | Code of feature set in specific family | | Z | Fab location change | | | 10 Packaging # 10 Packaging #### Table 41 Package characteristics | Parameter | Description | Conditions | Min | Тур | Max | Units | |-----------------|------------------------------------------|------------------------|-----|-------|-----|-------| | T <sub>A</sub> | Operating ambient temperature | For A grade<br>devices | -40 | 25.00 | 85 | °C | | T <sub>A</sub> | Operating ambient temperature | For S grade devices | -40 | 25.00 | 105 | °C | | TJ | Operating junction temperature | For A grade devices | -40 | _ | 100 | °C | | T <sub>J</sub> | Operating junction temperature | For S grade devices | -40 | _ | 120 | °C | | $T_JA$ | Package θ <sub>JA</sub><br>(28-pin SSOP) | | - | 66.58 | - | °C/W | | T <sub>JC</sub> | Package θ <sub>JC</sub><br>(28-pin SSOP) | | - | 46.28 | - | °C/W | #### Table 42 Solder reflow peak temperature | Package | Maximum peak temperature | Maximum time at peak temperature | |-------------|--------------------------|----------------------------------| | 28-pin SSOP | 260 °C | 30 seconds | #### Table 43 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2 | Package | MSL | |-------------|-------| | 28-pin SSOP | MSL 3 | PSoC<sup>™</sup> 4 CAB Libraries with Schematics Symbols and PCB Footprints are on the Infineon webpage at http://www.cypress.com/cad-resources/psoc-4-cad-libraries?source=search&cat=technical\_documents 10 Packaging Figure 10 28-pin SSOP (210 Mils) Package Outline, 51-85079 (PG-SSOP-28) 11 Acronyms # 11 Acronyms # Table 44 Acronyms used in this document | Acronym | Description | |------------------|--------------------------------------------------------------------------------------------------| | abus | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | АНВ | AMBA (advanced microcontroller bus architecture) high performance bus, an Arm® data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | Arm <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC, VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | 11 Acronyms Table 44 (continued) Acronyms used in this document | Acronym | Description | |--------------------------|--------------------------------------------------------| | EOF | end of frame | | EPSR | execution program status register | | ESD | electrostatic discharge | | ETM | embedded trace macrocell | | FIR | finite impulse response, see also IIR | | FPB | flash patch and breakpoint | | FS | full-speed | | GPIO | general-purpose input/output, applies to a PSoC™ pin | | HVI | high-voltage interrupt, see also LVI, LVD | | IC | integrated circuit | | IDAC | current DAC, see also DAC, VDAC | | IDE | integrated development environment | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | IIR | infinite impulse response, see also FIR | | ILO | internal low-speed oscillator, see also IMO | | IMO | internal main oscillator, see also ILO | | INL | integral nonlinearity, see also DNL | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | IPOR | initial power-on reset | | IPSR | interrupt program status register | | IRQ | interrupt request | | ITM | instrumentation trace macrocell | | LCD | liquid crystal display | | LIN | Local Interconnect Network, a communications protocol. | | LR | link register | | LUT | lookup table | | LVD | low-voltage detect, see also LVI | | LVI | low-voltage interrupt, see also HVI | | LVTTL | low-voltage transistor-transistor logic | | MAC | multiply-accumulate | | MCU | microcontroller unit | | MISO | master-in slave-out | | NC | no connect | 11 Acronyms Table 44 (continued) Acronyms used in this document | Acronym | Description | |---------|-----------------------------------------| | NMI | nonmaskable interrupt | | NRZ | non-return-to-zero | | NVIC | nested vectored interrupt controller | | NVL | nonvolatile latch, see also WOL | | opamp | operational amplifier | | PAL | programmable array logic, see also PLD | | PC | program counter | | PCB | printed circuit board | | PGA | programmable gain amplifier | | PHUB | peripheral hub | | PHY | physical layer | | PICU | port interrupt control unit | | PLA | programmable logic array | | PLD | programmable logic device, see also PAL | | PLL | phase-locked loop | | PMDD | package material declaration data sheet | | POR | power-on reset | | PRES | precise power-on reset | | PRS | pseudo random sequence | | PS | port read data register | | PSoC™ | Programmable System-on-ChipTM | | PSRR | power supply rejection ratio | | PWM | pulse-width modulator | | RAM | random-access memory | | RISC | reduced-instruction-set computing | | RMS | root-mean-square | | RTC | real-time clock | | RTL | register transfer language | | RTR | remote transmission request | | RX | receive | | SAR | successive approximation register | | SC/CT | switched capacitor/continuous time | | SCL | I <sup>2</sup> C serial clock | 11 Acronyms # Table 44 (continued) Acronyms used in this document | SDA I²C serial data S/H Sample and hold SINAD Signal to noise and distortion ratio | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | SINAD signal to noise and distortion ratio SIO special input/output, GPIO with ac GPIO. SOC start of conversion SOF start of frame SPI Serial Peripheral Interface, a comm SR slew rate SRAM static random access memory SRES software reset SWD serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit Universal Asynchronous Transmitt communications protocol UDB Universal Gigital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT | | | SIO special input/output, GPIO with act GPIO. SOC start of conversion SOF start of frame SPI Serial Peripheral Interface, a communications protocol SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB UNSBIO UNDAC Voltage DAC, see also DAC, IDAC WDT watchdog timer | | | SOC start of conversion SOF start of frame SPI Serial Peripheral Interface, a comm SR slew rate SRAM static random access memory SRES software reset SWD serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DN THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB USBIO USB input/output, PSoC™ pins user port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | ) | | SOF SPI Serial Peripheral Interface, a comm SR slew rate SRAM Static random access memory SRES Software reset SWD Serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | dvanced features. See | | SPI Serial Peripheral Interface, a common SR slew rate SRAM static random access memory SRES software reset SWD serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal Gigital block USB Universal Serial Bus USBIO USB Input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | SRAM static random access memory SRES software reset SWD serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DN THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB USB USB USB USB IDAC, see also DAC, IDAC WDT watchdog timer | | | SRAM SRES Software reset SWD Serial wire debug, a test protocol SWV Single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB USBIO USB input/output, PSoC™ pins user port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | nunications protocol | | SRES SWD Serial wire debug, a test protocol SWV Single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | SWD serial wire debug, a test protocol SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | SWV single-wire viewer TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | TD transaction descriptor, see also DM THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX Universal Asynchronous Transmitt Communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | THD total harmonic distortion TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | TIA transimpedance amplifier TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | мA | | TRM technical reference manual TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | TTL transistor-transistor logic TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USB input/output, PSoC™ pins user port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | TX transmit UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | UART Universal Asynchronous Transmitt communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | communications protocol UDB universal digital block USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC voltage DAC, see also DAC, IDAC WDT watchdog timer | | | USB Universal Serial Bus USBIO USB input/output, PSoC™ pins used port VDAC Voltage DAC, see also DAC, IDAC WDT watchdog timer | ter Receiver, a | | USBIO USB input/output, PSoC™ pins used port VDAC Voltage DAC, see also DAC, IDAC WDT watchdog timer | | | VDAC voltage DAC, see also DAC, IDAC watchdog timer | | | WDT watchdog timer | d to connect to a USB | | | | | WOL write once latch, see also NVL | | | | | | WRES watchdog timer reset | | | XRES external reset I/O pin | | | XTAL crystal | | 12 Document conventions # 12 Document conventions ### **Units of measure** Table 45 Units of measure | Table 45 | Units of measure | | |----------------|------------------|------------------------| | Symbol | | Unit of measure | | °C | | degrees Celsius | | dB | | decibel | | fF | | femtofarad | | Hz | | hertz | | KB | | 1024 bytes | | kbps | | kilobits per second | | Khr | | kilohour | | kHz | | kilohertz | | kΩ | | kilo ohm | | ksps | | kilosamples per second | | LSB | | least significant bit | | Mbps | | megabits per second | | MHz | | megahertz | | ΜΩ | | mega-ohm | | Msps | | megasamples per second | | μΑ | | microampere | | μF | | microfarad | | μΗ | | microhenry | | μς | | microsecond | | μV | | microvolt | | μW | | microwatt | | mA | | milliampere | | ms | | millisecond | | mV | | millivolt | | nA | | nanoampere | | ns | | nanosecond | | nV | | nanovolt | | Ω | | ohm | | pF | | picofarad | | ppm | | parts per million | | ps | | picosecond | | S | | second | | sps | | samples per second | | Itable continu | ies \ | | # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 #### 12 Document conventions # Table 45 (continued) Units of measure | Symbol | Unit of measure | |--------|----------------------| | sqrtHz | square root of hertz | | V | volt | 13 References #### 13 References Worldwide sales and design support Infineon maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit webpage. **Products** Arm<sup>®</sup> Cortex<sup>®</sup> Microcontrollers **Automotive** **Clocks & Timing Solutions** **Transceivers** **Internet of Things** **Memories** Microcontroller **Power Management ICs** **Touch Sensing** **USB Controllers** **Wireless Connectivity** PSoC<sup>™</sup> Solutions PSoC<sup>™</sup> 1 | PSoC<sup>™</sup> 3 | PSoC<sup>™</sup> 4 | PSoC<sup>™</sup> 5LP | PSoC<sup>™</sup> 6 MCU Infineon developer community **Technical support** # PSoC<sup>™</sup> 4: PSoC<sup>™</sup> 4200 Revision history # **Revision history** # Table 46 Revision history | <b>Document version</b> | Date of release | <b>Description of change</b> | |-------------------------|-----------------|--------------------------------------------------------------------------------| | *D | 2016-07-04 | Changed status from Preliminary to Final. | | *E | 2017-03-28 | Updated Ordering Information Updated part numbers. Updated to new template. | | *F | 2017-05-29 | No technical updates. Completing Sunset Review. | | *G | 2019-03-08 | Added CY84245PVA-472Z and CY84245PVS-472Z in Ordering Information. | | *H | 2023-11-06 | Migrated to IFX template Updated Ordering Information Completing Sunset review | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2023-11-06 Published by Infineon Technologies AG 81726 Munich, Germany © 2023 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-wvs1691059611019 #### Important notice The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.