# **RF Power LDMOS Transistor** # N-Channel Enhancement-Mode Lateral MOSFET This 102 W asymmetrical Doherty RF power LDMOS transistor is designed for cellular base station applications covering the frequency range of 720 to 960 MHz. ### 900 MHz • Typical Doherty Single-Carrier W-CDMA Performance: $V_{DD}$ = 48 Vdc, $I_{DQA}$ = 750 mA, $V_{GSB}$ = 0.8 Vdc, $P_{out}$ = 102 W Avg., Input Signal PAR = 9.9 dB @ 0.01% Probability on CCDF. | Frequency | G <sub>ps</sub><br>(dB) | η <sub>D</sub><br>(%) | Output PAR<br>(dB) | ACPR<br>(dBc) | |-----------|-------------------------|-----------------------|--------------------|---------------| | 920 MHz | 18.7 | 53.5 | 7.2 | -29.5 | | 940 MHz | 18.9 | 54.0 | 7.0 | -29.2 | | 960 MHz | 18.5 | 53.4 | 6.8 | -28.8 | #### 700 MHz • Typical Doherty Single-Carrier W-CDMA Performance: $V_{DD}$ = 46 Vdc, $I_{DQA}$ = 300 mA, $V_{GSB}$ = 2.3 Vdc, $P_{out}$ = 81 W Avg., Input Signal PAR = 9.9 dB @ 0.01% Probability on CCDF. | Frequency | G <sub>ps</sub><br>(dB) | η <sub>D</sub><br>(%) | Output PAR<br>(dB) | P3dB<br>(dBm) | ACPR<br>(dBc) | |-----------|-------------------------|-----------------------|--------------------|---------------|---------------| | 758 MHz | 18.3 | 56.1 | 7.9 | 57.4 | -29.7 | | 780 MHz | 18.7 | 55.8 | 8.0 | 57.5 | -31.0 | | 803 MHz | 18.8 | 55.5 | 8.0 | 57.5 | -33.0 | #### **Features** - · Advanced high performance in-package Doherty - Greater negative gate-source voltage range for improved Class C operation - · Designed for digital predistortion error correction systems # A2V09H400-04S 720–960 MHz, 102 W AVG., 48 V AIRFAST RF POWER LDMOS TRANSISTOR ## **Table 1. Maximum Ratings** | Rating | Symbol | Value | Unit | |--------------------------------------------|------------------|-------------|------| | Drain-Source Voltage | V <sub>DSS</sub> | -0.5, +105 | Vdc | | Gate-Source Voltage | V <sub>GS</sub> | −6.0, +10 | Vdc | | Operating Voltage | V <sub>DD</sub> | 55, +0 | Vdc | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | Case Operating Temperature Range | T <sub>C</sub> | -40 to +150 | °C | | Operating Junction Temperature Range (1,2) | T <sub>J</sub> | -40 to +225 | °C | ## **Table 2. Thermal Characteristics** | Characteristic | Symbol | Value (2,3) | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|------| | Thermal Resistance, Junction to Case Case Temperature 81°C, 107 W Avg., W-CDMA, 48 Vdc, I <sub>DQA</sub> = 750 mA, V <sub>GSB</sub> = 0.8 Vdc, 940 MHz | $R_{ heta JC}$ | 0.51 | °C/W | ### **Table 3. ESD Protection Characteristics** | Test Methodology | Class | |---------------------------------------|-------| | Human Body Model (per JS-001-2017) | 2 | | Charge Device Model (per JS-002-2014) | C3 | # Table 4. Electrical Characteristics ( $T_A = 25$ °C unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------| | Off Characteristics (4) | | | | | | | Zero Gate Voltage Drain Leakage Current (V <sub>DS</sub> = 105 Vdc, V <sub>GS</sub> = 0 Vdc) | I <sub>DSS</sub> | _ | _ | 10 | μAdc | | Zero Gate Voltage Drain Leakage Current (V <sub>DS</sub> = 55 Vdc, V <sub>GS</sub> = 0 Vdc) | I <sub>DSS</sub> | _ | _ | 1 | μAdc | | Gate-Source Leakage Current (V <sub>GS</sub> = 5 Vdc, V <sub>DS</sub> = 0 Vdc) | I <sub>GSS</sub> | _ | _ | 1 | μAdc | | On Characteristics — Side A, Carrier | | | | | | | Gate Threshold Voltage $(V_{DS} = 10 \text{ Vdc}, I_D = 137 \mu\text{Adc})$ | V <sub>GS(th)</sub> | 1.3 | 1.7 | 2.3 | Vdc | | Gate Quiescent Voltage<br>(V <sub>DD</sub> = 48 Vdc, I <sub>D</sub> = 750 mAdc, Measured in Functional Test) | V <sub>GSA(Q)</sub> | 2.0 | 2.4 | 2.8 | Vdc | | Drain-Source On-Voltage<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 1.4 Adc) | V <sub>DS(on)</sub> | 0.1 | 0.2 | 0.4 | Vdc | | On Characteristics — Side B, Peaking | | | | | | | Gate Threshold Voltage<br>(V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 211 μAdc) | V <sub>GS(th)</sub> | 1.3 | 1.8 | 2.3 | Vdc | | Drain-Source On-Voltage ( $V_{GS} = 10 \text{ Vdc}$ , $I_D = 2.1 \text{ Adc}$ ) | V <sub>DS(on)</sub> | 0.1 | 0.2 | 0.5 | Vdc | - 1. Continuous use at maximum temperature will affect MTTF. - 2. MTTF calculator available at <a href="http://www.nxp.com">http://www.nxp.com</a>. - 3. Refer to AN1955, Thermal Measurement Methodology of RF Power Amplifiers. Go to http://www.nxp.com/RF and search for AN1955. - 4. Each side of device measured separately. (continued) ## Table 4. Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise noted) (continued) | | Characteristic | Symbol | Min | Тур | Max | Unit | |--|----------------|--------|-----|-----|-----|------| |--|----------------|--------|-----|-----|-----|------| Functional Tests $^{(1)}$ (In NXP Doherty Production Test Fixture, 50 ohm system) $V_{DD} = 48$ Vdc, $I_{DQA} = 750$ mA, $V_{GSB} = 0.8$ Vdc, $P_{out} = 102$ W Avg., f = 920 MHz, Single-Carrier W-CDMA, IQ Magnitude Clipping, Input Signal PAR = 9.9 dB @ 0.01% Probability on CCDF. ACPR measured in 3.84 MHz Channel Bandwidth @ $\pm 5$ MHz Offset. | Power Gain | G <sub>ps</sub> | 18.0 | 18.7 | 21.0 | dB | |-----------------------------------------------|-----------------|------|-------|-------|-----| | Drain Efficiency | $\eta_{D}$ | 48.5 | 53.5 | _ | % | | P <sub>out</sub> @ 3 dB Compression Point, CW | P3dB | 55.4 | 56.9 | _ | dBm | | Adjacent Channel Power Ratio | ACPR | _ | -29.5 | -27.5 | dBc | Wideband Ruggedness (In NXP Doherty Production Test Fixture, 50 ohm system) $I_{DQA} = 750$ mA, $V_{GSB} = 0.8$ Vdc, f = 940 MHz, Additive White Gaussian Noise (AWGN) with 10 dB PAR | ISBW of 400 MHz at 55 Vdc, 239 W Avg. Modulated Output Power | No Device Degradation | |---------------------------------------------------------------|-----------------------| | (5 dB Input Overdrive from 107 W Avg. Modulated Output Power) | | **Typical Performance** (In NXP Doherty Production Test Fixture, 50 ohm system) $V_{DD}$ = 48 Vdc, $I_{DQA}$ = 750 mA, $V_{GSB}$ = 0.8 Vdc, 920–960 MHz Bandwidth | P <sub>out</sub> @ 3 dB Compression Point (2) | P3dB | _ | 512 | _ | W | |-----------------------------------------------------------------------------------------------------|--------------------|---|-------|---|-------| | AM/PM (Maximum value measured at the P3dB compression point across the 920–960 MHz frequency range) | Φ | _ | -16 | _ | 0 | | VBW Resonance Point (IMD Third Order Intermodulation Inflection Point) | VBW <sub>res</sub> | | 80 | | MHz | | Gain Flatness in 40 MHz Bandwidth @ Pout = 102 W Avg. | G <sub>F</sub> | _ | 0.6 | _ | dB | | Gain Variation over Temperature<br>(-40°C to +85°C) | ΔG | | 0.031 | | dB/°C | | Output Power Variation over Temperature (–40°C to +85°C) | ΔP1dB | _ | 0.009 | _ | dB/°C | ## **Table 5. Ordering Information** | Device | Tape and Reel Information | Package | |-----------------|-------------------------------------------------------|------------| | A2V09H400-04SR3 | R3 Suffix = 250 Units, 32 mm Tape Width, 13-inch Reel | NI-780S-4L | - 1. Part internally input matched. - 2. $P3dB = P_{avg} + 7.0 dB$ where $P_{avg}$ is the average output power measured using an unclipped W-CDMA single-carrier input signal where output PAR is compressed to 7.0 dB @ 0.01% probability on CCDF. aaa-035151 Figure 2. A2V09H400-04S Test Circuit Component Layout Table 6. A2V09H400-04S Test Circuit Component Designations and Values | Part | Description | Part Number | Manufacturer | |---------------------------|------------------------------------------------|---------------------|------------------| | C1, C9, C12, C21 | 10 μF Chip Capacitor | C5750X7S2A106M230KB | TDK | | C2, C3, C7, C10, C13, C20 | 47 pF Chip Capacitor | 600F470JT250XT | ATC | | C4, C8 | 3.3 pF Chip Capacitor | 600F3R3BT250XT | ATC | | C5 | 5.6 pF Chip Capacitor | 600F5R6BT250XT | ATC | | C6 | 6.2 pF Chip Capacitor | 600F6R2BT250XT | ATC | | C11, C22 | 470 μF, 100 V Electrolytic Capacitor | MCGPR100V477M16X32 | Multicomp | | C14 | 11 pF Chip Capacitor | 600F110JT250XT | ATC | | C15 | 10 pF Chip Capacitor | 600F100JT250XT | ATC | | C16 | 12 pF Chip Capacitor | 600F120JT250XT | ATC | | C17 | 7.5 pF Chip Capacitor | 600F7R5JT250XT | ATC | | C18 | 3.9 pF Chip Capacitor | 600F3R9BT250XT | ATC | | C19 | 5.1 pF Chip Capacitor | 600F5R1BT250XT | ATC | | R1 | $50 \Omega$ , $10 W$ Termination Chip Resistor | C10A50Z4 | Anaren | | R2, R3 | 4.75 Ω, 1/4 W Chip Resistor | CRCW12064R75FKEA | Vishay | | Z1 | 800–1000 MHz, 90°, 2 dB Asymmetric Coupler | CMX09Q02 | RN2 Technologies | | PCB | Rogers RO4350B, 0.020", $\epsilon_{r} = 3.66$ | D126606 | MTL | ## P3dB LOAD PULL PERFORMANCE, CARRIER — 758-821 MHz Table 7. Carrier Side Load Pull Performance — Maximum Power Tuning $V_{DD}$ = 48 Vdc, $I_{DQA}$ = 750 mA, Pulsed CW, 10 $\mu$ sec(on), 10% Duty Cycle | | | | Max Output Power | | | | | | | | |------------|----------------------------|------------------------|--------------------------------------|-----------|-------|--------------------|-----------|--|--|--| | | | | | P3dB | | | | | | | | f<br>(MHz) | Z <sub>source</sub><br>(Ω) | Z <sub>in</sub><br>(Ω) | Z <sub>load</sub> <sup>(1)</sup> (Ω) | Gain (dB) | (dBm) | η <sub>D</sub> (%) | AM/PM (°) | | | | | 758 | 3.20 – j1.77 | 3.30 + j2.10 | 2.80 - j0.20 | 18.4 | 54.8 | 62.7 | -14 | | | | | 790 | 2.80 - j2.10 | 3.00 + j2.50 | 2.70 - j0.30 | 18.5 | 54.7 | 60.8 | -15 | | | | | 803 | 2.50 – j2.50 | 2.90 + j2.60 | 2.80 - j0.20 | 18.5 | 54.7 | 61.2 | -15 | | | | | 821 | 3.30 – j2.30 | 2.90 + j2.80 | 2.40 + j0.20 | 18.9 | 54.6 | 60.6 | -15 | | | | <sup>(1)</sup> Load impedance for optimum P3dB power. Z<sub>source</sub> = Measured impedance presented to the input of the device at the package reference plane. Z<sub>in</sub> = Impedance as measured from gate contact to ground. $Z_{load}$ = Measured impedance presented to the output of the device at the package reference plane. ### Table 8. Carrier Side Load Pull Performance — Maximum Efficiency Tuning $V_{DD}$ = 48 Vdc, $I_{DQA}$ = 750 mA, Pulsed CW, 10 $\mu$ sec(on), 10% Duty Cycle | | | | Max Drain Efficiency | | | | | | | | |------------|-------------------------|------------------------|--------------------------------------|-----------|-------|--------------------|-----------|--|--|--| | | | | | P3dB | | | | | | | | f<br>(MHz) | $Z_{source} \ (\Omega)$ | Z <sub>in</sub><br>(Ω) | Z <sub>load</sub> <sup>(1)</sup> (Ω) | Gain (dB) | (dBm) | η <sub>D</sub> (%) | AM/PM (°) | | | | | 758 | 3.20 – j1.77 | 3.04 + j2.10 | 2.60 + j1.70 | 20.2 | 53.9 | 73.3 | -20 | | | | | 790 | 2.80 - j2.10 | 2.70 + j2.50 | 2.70 + j1.70 | 20.8 | 53.2 | 71.6 | -24 | | | | | 803 | 2.50 - j2.50 | 2.60 + j2.60 | 2.50 + j2.10 | 21.1 | 53.0 | 72.0 | -26 | | | | | 821 | 3.30 – j2.30 | 2.60 + j2.80 | 2.30 + j2.20 | 21.1 | 53.1 | 71.3 | -24 | | | | <sup>(1)</sup> Load impedance for optimum P3dB efficiency. Z<sub>source</sub> = Measured impedance presented to the input of the device at the package reference plane. Z<sub>in</sub> = Impedance as measured from gate contact to ground. $Z_{load}$ = Measured impedance presented to the output of the device at the package reference plane. ## P3dB LOAD PULL PERFORMANCE, PEAKING — 758-821 MHz Table 9. Peaking Side Load Pull Performance — Maximum Power Tuning $V_{DD}$ = 48 Vdc, $I_{DQB}$ = 1000 mA, Pulsed CW, 10 $\mu sec(on)$ , 10% Duty Cycle | | | | Max Output Power | | | | | | | | |------------|-------------------------|------------------------|--------------------------------------|-----------|-------|--------------------|-----------|--|--|--| | | | | | P3dB | | | | | | | | f<br>(MHz) | $Z_{source} \ (\Omega)$ | Z <sub>in</sub><br>(Ω) | Z <sub>load</sub> <sup>(1)</sup> (Ω) | Gain (dB) | (dBm) | η <sub>D</sub> (%) | AM/PM (°) | | | | | 758 | 1.90 – j4.10 | 1.90 + j3.80 | 1.90 – j1.02 | 18.1 | 56.5 | 60.8 | -15 | | | | | 790 | 2.10 – j4.30 | 1.90 + j4.20 | 2.00 - j0.70 | 18.5 | 56.3 | 62.2 | -16 | | | | | 803 | 1.90 – j4.40 | 1.90 + j4.40 | 1.60 – j0.60 | 18.1 | 56.5 | 59.3 | -17 | | | | | 821 | 2.10 – j4.40 | 2.00 + j4.70 | 1.70 – j0.40 | 18.3 | 56.4 | 59.8 | -18 | | | | <sup>(1)</sup> Load impedance for optimum P3dB power. Z<sub>source</sub> = Measured impedance presented to the input of the device at the package reference plane. Z<sub>in</sub> = Impedance as measured from gate contact to ground. Z<sub>load</sub> = Measured impedance presented to the output of the device at the package reference plane. ## Table 10. Peaking Side Load Pull Performance — Maximum Efficiency Tuning $V_{DD}$ = 48 Vdc, $I_{DQB}$ = 1000 mA, Pulsed CW, 10 $\mu sec(on)$ , 10% Duty Cycle | | | | Max Drain Efficiency | | | | | | | | |------------|-------------------------|------------------------|--------------------------------------|-----------|-------|--------------------|-----------|--|--|--| | | | | | P3dB | | | | | | | | f<br>(MHz) | $Z_{source} \ (\Omega)$ | Z <sub>in</sub><br>(Ω) | Z <sub>load</sub> <sup>(1)</sup> (Ω) | Gain (dB) | (dBm) | η <sub>D</sub> (%) | AM/PM (°) | | | | | 758 | 1.90 – j4.10 | 1.80 + j3.80 | 2.10 + j0.90 | 20.4 | 54.9 | 72.2 | -22 | | | | | 790 | 2.10 – j4.30 | 1.73 + j4.10 | 2.00 + j0.41 | 20.2 | 55.2 | 69.3 | -22 | | | | | 803 | 1.90 – j4.40 | 1.70 + j4.30 | 1.80 + j0.60 | 20.3 | 55.0 | 70.7 | -25 | | | | | 821 | 2.10 – j4.40 | 1.80 + j4.50 | 1.60 + j0.70 | 20.3 | 55.1 | 69.8 | -25 | | | | (1) Load impedance for optimum P3dB efficiency. Z<sub>source</sub> = Measured impedance presented to the input of the device at the package reference plane. Z<sub>in</sub> = Impedance as measured from gate contact to ground. $Z_{load}$ = Measured impedance presented to the output of the device at the package reference plane. # **PACKAGE DIMENSIONS** | 0 | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO S | CALE | - | |--------|------------------------------------------------|---------------|---------|--------------------|--------|------|----| | TITLE: | | | DOCUMEN | NT NO: 98ASA10718D | R | REV: | С | | | NI-780S-4L | - | STANDAF | RD: NON-JEDEC | | | | | | | | SOT1826 | <b>-</b> 1 | 01 AU | G 20 | 16 | ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M-1994. - 2. CONTROLLING DIMENSION: INCH. - 3. DELETED - 4. DIMENSION H IS MEASURED .030 (0.762) AWAY FROM FLANGE TO CLEAR EPOXY FLOW OUT PARALLEL TO DATUM B. | | IN | ICH | MIL | LIMETER | | INCH | | MILL | IMETER | |------------------------------------------------------------|-------|------|-------|---------|-------|---------------------------------|------------|----------|----------| | DIM | MIN | MAX | MIN | MAX | DIM | MIN | MAX | MIN | MAX | | AA | .805 | .815 | 20.45 | 20.70 | U | | .040 | | 1.02 | | BB | .382 | .388 | 9.70 | 9.86 | Z | | .030 | | 0.76 | | CC | .125 | .170 | 3.18 | 4.32 | AB | . 145 | . 155 | 3. 68 | - 3. 94 | | Е | .035 | .045 | 0.89 | 1.14 | | | | | | | F | .003 | .006 | 0.08 | 0.15 | aaa | | .005 | | 0.127 | | Н | .057 | .067 | 1.45 | 1.70 | bbb | | .010 | ( | 0.254 | | J | . 175 | BSC | 4. | 44 BSC | ccc | | .015 | ( | 0.381 | | K | .170 | .210 | 4.32 | 5.33 | | | | | | | М | .774 | .786 | 19.61 | 20.02 | | | | | | | N | .772 | .788 | 19.61 | 20.02 | | | | | | | R | .365 | .375 | 9.27 | 9.53 | | | | | | | S | .365 | .375 | 9.27 | 9.52 | | | | | | | | | | | | | | | | | | © NXP SEMICONDUCTORS N. V. ALL RIGHTS RESERVED MECHANICAL | | | | | L OUT | LINE | PRINT VERS | SION NOT | TO SCALE | | TITLE: | | | | | | DOCUMENT NO: 98ASA10718D REV: C | | | | | NI-780S-4L | | | | | | STANDARD: NON-JEDEC | | | | | | | | | | | S0T1826 | -1 | 01 | AUG 2016 | # PRODUCT DOCUMENTATION, SOFTWARE AND TOOLS Refer to the following resources to aid your design process. ## **Application Notes** - AN1908: Solder Reflow Attach Method for High Power RF Devices in Air Cavity Packages - AN1955: Thermal Measurement Methodology of RF Power Amplifiers #### Software - Electromigration MTTF Calculator - .s2p File ## **Development Tools** · Printed Circuit Boards ## **REVISION HISTORY** The following table summarizes revisions to this document. | Revision | Date | Description | |----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Sept. 2019 | Initial release of data sheet | | 1 | Jan. 2021 | Added 700 MHz performance table with corresponding measured data, p. 1 | | 2 | Feb. 2021 | Tables 7–10, Load Pull Performance: added Carrier Side and Peaking Side load pull performance tables showing P3dB performance across the 758–821 MHz band, pp. 5–6 | ## How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: <a href="https://nxp.com/SalesTermsandConditions">nxp.com/SalesTermsandConditions</a>. NXP, the NXP logo, and Airfast are trademarks of NXP B.V. All other product or service names are the property of their respective owners. © 2019, 2021 NXP B.V. Document Number: A2V09H400-04S Rev. 2, 02/2021